# **Reference Guide**



# HD 6900 Series Instruction Set Architecture

November 2011

© 2011 Advanced Micro Devices, Inc. All rights reserved. AMD, the AMD Arrow logo, AMD Accelerated Parallel Processing, the AMD Accelerated Parallel Processing logo, ATI, the ATI logo, Radeon, FireStream, FirePro, Catalyst, and combinations thereof are trademarks of Advanced Micro Devices, Inc. Microsoft, Visual Studio, Windows, and Windows Vista are registered trademarks of Microsoft Corporation in the U.S. and/or other jurisdictions. Other names are for informational purposes only and may be trademarks of their respective owners. OpenCL and the OpenCL logo are trademarks of Apple Inc. used by permission by Khronos.

The contents of this document are provided in connection with Advanced Micro Devices, Inc. ("AMD") products. AMD makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. The information contained herein may be of a preliminary or advance nature and is subject to change without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this publication. Except as set forth in AMD's Standard Terms and Conditions of Sale, AMD assumes no liability whatsoever, and disclaims any express or implied warranty, relating to its products including, but not limited to, the implied warranty of merchantability, fitness for a particular purpose, or infringement of any intellectual property right.

AMD's products are not designed, intended, authorized or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or in any other application in which the failure of AMD's product could create a situation where personal injury, death, or severe property or environmental damage may occur. AMD reserves the right to discontinue or make changes to its products at any time without notice.



Advanced Micro Devices, Inc. One AMD Place P.O. Box 3453 Sunnyvale, CA 94088-3453 www.amd.com

#### For AMD Accelerated Parallel Processing:

| URL:        | developer.amd.com/appsdk        |
|-------------|---------------------------------|
| Developing: | developer.amd.com/              |
| Support:    | developer.amd.com/appsdksupport |
| Forum:      | developer.amd.com/openclforum   |

# Contents

#### Contents

#### Preface

| Chapter 1 | In  | troduction                                              |      |
|-----------|-----|---------------------------------------------------------|------|
| Chapter 2 | Pr  | rogram Organization and State                           |      |
|           | 2.1 | Program Types                                           | 2-1  |
|           |     | 2.1.1 Data Flows                                        | 2-2  |
|           |     | 2.1.2 Geometry Program Absent                           | 2-3  |
|           |     | 2.1.3 Geometry Shader Present                           | 2-4  |
|           |     | 2.1.4 Tessellation Without Geometry Shader              | 2-5  |
|           |     | 2.1.5 Tessellation With Geometry Shader                 | 2-6  |
|           | 2.2 | Instruction Terminology                                 |      |
|           | 2.3 | Control Flow and Clauses                                | 2-9  |
|           | 2.4 | Instruction Types and Grouping                          |      |
|           | 2.5 | Program State                                           |      |
|           | 2.6 | Data Sharing                                            |      |
|           |     | 2.6.1 Types of Shared Registers                         | 2-16 |
|           |     | 2.6.2 Local Data Share (LDS)                            | 2-19 |
|           |     | 2.6.3 Global Data Share (GDS)                           | 2-19 |
|           | 2.7 | Device Memory                                           | 2-19 |
| Chapter 3 | Co  | ontrol Flow (CF) Programs                               |      |
|           | 3.1 | CF Microcode Encoding                                   |      |
|           | 3.2 | Summary of Fields in CF Microcode Formats               | 3-3  |
|           | 3.3 | Clause-Initiation Instructions                          | 3-5  |
|           |     | 3.3.1 ALU Clause Initiation                             | 3-6  |
|           |     | 3.3.2 Texture Cache Clause Initiation and Execution     | 3-6  |
|           | 3.4 | Import and Export Instructions                          | 3-6  |
|           |     | 3.4.1 Normal Exports (Pixel, Position, Parameter Cache) | 3-7  |
|           |     | 3.4.2 Memory Writes                                     | 3-7  |
|           |     | 3.4.3 Memory Reads                                      | 3-9  |
|           | 3.5 | Synchronization with Other Blocks                       |      |
|           | 3.6 | Conditional Execution                                   |      |
|           |     | 3.6.1 Valid and Active Masks                            | 3-10 |

|           |     | 3.6.2   | WHOLE_QUAD_MODE and VALID_PIXEL_MODE            | 3-11 |
|-----------|-----|---------|-------------------------------------------------|------|
|           |     | 3.6.3   | The Condition (COND) Field                      | 3-13 |
|           |     | 3.6.4   | Computation of Condition Tests                  | 3-13 |
|           |     | 3.6.5   | Stack Allocation                                | 3-14 |
|           | 3.7 | Brancl  | h and Loop Instructions                         |      |
|           |     | 3.7.1   | ADDR Field                                      | 3-17 |
|           |     | 3.7.2   | Stack Operations and Jumps                      | 3-18 |
|           |     | 3.7.3   | DirectX9 Loops                                  | 3-18 |
|           |     | 3.7.4   | DirectX10 Loops                                 | 3-19 |
|           |     | 3.7.5   | Repeat Loops                                    | 3-20 |
|           |     | 3.7.6   | Subroutines                                     | 3-20 |
|           |     | 3.7.7   | ALU Branch-Loop Instructions                    | 3-20 |
|           | 3.8 | Synch   | ronizing Across Threadgroups (Global Wave Sync) | 3-21 |
| Chapter 4 | A   | LU Clau | uses                                            |      |
|           | 4.1 | ALU M   | licrocode Formats                               | 4-1  |
|           | 4.2 | Overvi  | iew of ALU Features                             | 4-2  |
|           | 4.3 | ALU Ir  | nstruction Slots and Instruction Groups         | 4-3  |
|           | 4.4 | Assigr  | nment to ALU.[X,Y,Z,W]                          |      |
|           | 4.5 | OP2 a   | nd OP3 Microcode Formats                        |      |
|           | 4.6 | GPRs    | and Constants                                   |      |
|           |     | 4.6.1   | Relative Addressing                             | 4-5  |
|           |     | 4.6.2   | Previous Vector (PV) Registers                  | 4-6  |
|           |     | 4.6.3   | Out-of-Bounds Addresses                         | 4-6  |
|           |     | 4.6.4   | ALU Constants                                   | 4-7  |
|           | 4.7 | Scalar  | Operands                                        |      |
|           |     | 4.7.1   | Source Addresses                                | 4-9  |
|           |     | 4.7.2   | Input Modifiers                                 | 4-9  |
|           |     | 4.7.3   | Data Flow                                       | 4-10 |
|           |     | 4.7.4   | GPR Read Port Restrictions                      | 4-10 |
|           |     | 4.7.5   | Constant Register Read Port Restrictions        | 4-10 |
|           |     | 4.7.6   | Literal Constant Restrictions                   | 4-11 |
|           |     | 4.7.7   | Cycle Restrictions for ALU.[X,Y,Z,W] Units      | 4-11 |
|           |     | 4.7.8   | Read-Port Mapping Algorithm                     | 4-13 |
|           | 4.8 | ALU Ir  | nstructions                                     |      |
|           |     | 4.8.1   | KILL and PRED_SET* Instruction Restrictions     | 4-19 |
|           |     | 4.8.2   | Reduction Instruction Restrictions              | 4-19 |
|           |     | 4.8.3   | MOVA* Restrictions                              | 4-19 |
|           | 4.9 | ALU O   | Dutputs                                         | 4-20 |
|           |     | 4.9.1   | Output Modifiers                                | 4-20 |
|           |     | 4.9.2   | Destination Registers                           | 4-21 |
|           |     | 4.9.3   | Predicate Output                                | 4-21 |

#### AMD HD 6900 SERIES TECHNOLOGY

|           |            | 4.9.4 NOP Instruction                                        | 1-21             |
|-----------|------------|--------------------------------------------------------------|------------------|
|           |            | 4.9.5 MOVA Instructions                                      |                  |
|           | 4.10       | Predication and Branch Counters                              |                  |
|           | 4.11       | Adjacent-Instruction Dependencies                            |                  |
|           | 4.12       | Double-Precision Floating-Point Operations                   |                  |
|           | 4.12       | Wavefront Synchronization Within a Work-Group                |                  |
|           | 4.13       | 4.13.1 ALU Rounding and Denormals                            |                  |
|           |            | 4.13.2 Floating-Point Flags                                  |                  |
|           | _          |                                                              | 20               |
| Chapter 5 |            | xture Cache Clauses                                          |                  |
|           | 5.1        | Microcode Formats for Fetches Through a Texture Cache Clause |                  |
|           | 5.2        | Constant-Fetch Operations                                    |                  |
|           | 5.3        | FETCH_WHOLE_QUAD and WHOLE_QUAD_MODE                         |                  |
|           | 5.4        | Constant Sharing                                             | 5-2              |
| Chapter 6 | Me         | emory Read Clauses                                           |                  |
|           | 6.1        | Memory Address Calculation                                   | 6-1              |
|           | 6.2        | Cached and Uncached Reads                                    | 6-2              |
|           | 6.3        | Burst Memory Reads                                           | 6-2              |
|           | 6.4        | UAV Reads and Writes                                         |                  |
|           |            | 6.4.1 UAV Writes                                             |                  |
|           |            | 6.4.2 UAV Reads                                              | 6-3              |
| Chapter 7 | Da         | ata Share Operations                                         |                  |
| Chapter 1 | 7.1        | Overview                                                     | 7-1              |
|           | 7.2        | Dataflow in Memory Hierarchy                                 |                  |
|           |            | LDS Access                                                   |                  |
|           | 7.3        | 7.3.1 Direct Reads                                           |                  |
|           |            | 7.3.2 Parameter Reads (Into Interpolation Instructions)      |                  |
|           |            | 7.3.3 LDS Parameters                                         |                  |
|           |            | 7.3.4 Indexed and Atomic Reads                               |                  |
|           | 7.4        | Examples                                                     |                  |
|           |            | 7.4.1 LDS READ dst                                           |                  |
|           |            | 7.4.2 LDS WRITE dst, src0                                    |                  |
|           |            | 7.4.3 LDS ADD dst, src0                                      |                  |
|           |            | 7.4.4 LDS ADD RTN dst, src0                                  | 7-8              |
|           |            | 7.4.5 LDS READ2 QAB, src0, src1                              | 7-8              |
|           | 7.5        | Performance and Optimization                                 |                  |
| Charter 2 | اسا        |                                                              |                  |
| Chapter 8 |            | struction Set Control Flow (CF) Instructions                 | 0 4              |
|           | 8.1<br>• • |                                                              |                  |
|           | 8.2        | ALU Instructions                                             |                  |
|           | 8.3        | Instructions for Fetches Through a Texture Cache Clause      | <del>8-245</del> |

| 8.4 | Memory Read Instructions            | . <mark>8-274</mark> |
|-----|-------------------------------------|----------------------|
| 8.5 | Data Share Read/Write Instructions  | 8-276                |
| 8.6 | Local Data Share (LDS) Instructions | 8-280                |

## Chapter 9 Microcode Formats

| 9.1 | Control Flow (CF) Instructions            |  |
|-----|-------------------------------------------|--|
| 9.2 | ALU Instructions                          |  |
| 9.3 | Vertex Fetch Instruction Formats          |  |
| 9.4 | Texture Fetch Instruction Formats         |  |
| 9.5 | Memory Read Instructions                  |  |
| 9.6 | Global Data Share Read/Write Instructions |  |
|     | -                                         |  |

## Appendix A Instruction Table

## **Glossary of Terms**

Index

## Figures

| 1.1 | AMD HD 6900 Series Block Diagram                                              | 1-1  |
|-----|-------------------------------------------------------------------------------|------|
| 1.2 | Programmer's View of HD 69XX Dataflow                                         | 1-4  |
| 2.1 | Shared Memory Hierarchy on the AMD HD 6900 Series of Stream Processors        | 2-16 |
| 2.2 | Possible GPR Distribution Between Global, Clause Temps, and Private Registers | 2-18 |
| 4.1 | ALU Microcode Format Pair                                                     | 4-1  |
| 4.2 | Organization of ALU Vector Elements in GPRs                                   | 4-2  |
| 4.3 | ALU Data Flow                                                                 | 4-10 |
| 5.1 | Microcode-Format 4-Tuple for Fetches Through a Texture Cache Clause           | 5-2  |
| 7.1 | High-Level Memory Configuration                                               | 7-1  |
| 7.2 | Memory Hierarchy Dataflow                                                     | 7-2  |
| 7.3 | LDS Layout with Parameters and Data Share                                     | 7-6  |
| 7.4 | LDS Dataflow                                                                  | 7-7  |
|     |                                                                               |      |

### Tables

| 2.1  | Data Flow When Different Shaders Stages are En/Disabled     | 2-2   |
|------|-------------------------------------------------------------|-------|
| 2.2  | Order of Program Execution (Geometry Program Absent)        |       |
| 2.3  | Order of Program Execution (Geometry Program Present)       | 2-4   |
| 2.4  | Order of Program Execution (Geometry Program Absent)        |       |
| 2.5  | Order of Program Execution (Geometry Program Present)       | 2-6   |
| 2.6  | Basic Instruction-Related Terms                             |       |
| 2.7  | Flow of a Typical Program                                   | 2-10  |
| 2.8  | Control-Flow State                                          | 2-13  |
| 2.9  | ALU State                                                   | 2-14  |
| 2.10 | Fetch Through Vertex Cache Clause State                     | 2-16  |
| 2.11 | Fetch Through Texture Cache Clause and Constant-Fetch State | 2-16  |
| 3.1  | CF Microcode Field Summary                                  | 3-4   |
| 3.2  | Types of Clause-Initiation Instructions                     |       |
| 3.3  | Possible ARRAY_BASE Values                                  | 3-8   |
| 3.4  | Condition Tests                                             | 3-14  |
| 3.5  | Stack Subentries                                            | 3-15  |
| 3.6  | Stack Space Required for Flow-Control Instructions          | 3-15  |
| 3.7  | Branch-Loop Instructions                                    | 3-16  |
| 4.1  | Instruction Slots in an Instruction Group                   | 4-4   |
| 4.2  | Index for Relative Addressing                               | 4-6   |
| 4.3  | Example Function's Loading Cycle                            | 4-17  |
| 4.4  | ALU Instructions (ALU.[X,Y,Z,W] and ALU.Trans Units)        | 4-19  |
| 4.5  | ALU Instructions (ALU.[X,Y,Z,W] Units Only)                 | 4-23  |
| 4.6  | ALU Instructions (ALU.Trans Units Only)4-24                 |       |
| 9.1  | Result of ADD_64 Instruction                                | 9-49  |
| 9.2  | Result of FLT32_TO_FLT64 Instruction                        | 9-92  |
| 9.3  | Result of FLT64_TO_FLT32 Instruction                        |       |
| 9.4  | Result of FRACT_64 Instruction                              | 9-99  |
| 9.5  | Result of FREXP_64 Instruction                              | 9-101 |
| 9.6  | Result of LDEXP_64 Instruction                              | 9-124 |
| 9.7  | Result of MUL_64 Instruction                                |       |
| 9.8  | Result of PRED_SETE_64 Instruction                          | 9-177 |
| 9.9  | Result of PRED_SETGE_64 Instruction                         | 9-183 |
| 9.10 | Result of PRED_SETGT_64 Instruction                         | 9-191 |
| 9.11 | LDS Instructions for the LDS_OP Field                       | 9-287 |
| 10.1 | Summary of Microcode Formats                                | 10-1  |

# Preface

## About This Document

This document describes the environment, organization, and program state of the AMD HD 6900 series of devices. It details the instruction set and the microcode formats native to this family of processors that are accessible to programmers and compilers.

The document specifies the instructions (including the format of each type of instruction) and the relevant program state (including how the program state interacts with the instructions). Some instruction fields are mutually dependent; not all possible settings for all fields are legal. This document specifies the valid combinations.

The main purposes of this document are to:

- 1. Specify the language constructs and behavior, including the organization, of each type of instruction in both text syntax and binary format.
- 2. Provide a reference of instruction operation that compiler writers can use to maximize performance of the processor.

# Audience

This document is intended for programmers writing application and system software, including operating systems, compilers, loaders, linkers, device drivers, and system utilities. It assumes that programmers are writing compute-intensive parallel applications (streaming applications) and assumes an understanding of requisite programming practices.

### Organization

This document begins with an overview of the AMD HD 6900 series of processors' hardware and programming environment (Chapter 1). Chapter 2 describes the organization of a HD 6900 series programs and the program state that is maintained. Chapter 3 describes the control flow (CF) programs. Chapter 4 describes the ALU clauses. Chapter 5 describes texture fetch clauses. Chapter 6 describes memory read clauses. Chapter 7 describes data share clauses. Chapter 8 describes instruction details, first by broad categories, and following this, in alphabetic order by mnemonic. Finally, Chapter 9 provides a detailed specification of each microcode format.

# Registers

The following list shows the names are used to refer either to a register or to the contents of that register.

| GPRs          | General-purpose registers. There are 128 GPRs, each one 128 bits wide, organized as four 32-bit values.       |
|---------------|---------------------------------------------------------------------------------------------------------------|
| CRs           | Constant registers. There are 512 CRs, each one 128 bits wide, orga-<br>nized as four 32-bit values.          |
| AR            | Address register.                                                                                             |
| loop index    | A register initialized by software and incremented by hardware on each iteration of a loop.                   |
| clause global | A 32-bit register to hold a temporary value during an ALU clause. The value is not preserved between clauses. |

## **Endian Order**

The HD 6900 series architecture addresses memory and registers using littleendian byte-ordering and bit-ordering. Multi-byte values are stored with their least-significant (low-order) byte (LSB) at the lowest byte address, and they are illustrated with their LSB at the right side. Byte values are stored with their leastsignificant (low-order) bit (lsb) at the lowest bit address, and they are illustrated with their lsb at the right side.

# Conventions

The following conventions are used in this document.

| mono-spaced font          | A filename, file path, or code.                                                                                  |  |
|---------------------------|------------------------------------------------------------------------------------------------------------------|--|
| *                         | Any number of alphanumeric characters in the name of a code format, parameter, or instruction.                   |  |
| < >                       | Angle brackets denote streams.                                                                                   |  |
| [1,2)                     | A range that includes the left-most value (in this case, 1) but excludes the right-most value (in this case, 2). |  |
| [1,2]                     | A range that includes both the left-most and right-most values (in this case, 1 and 2).                          |  |
| {x   y}                   | One of the multiple options listed. In this case, x or y.                                                        |  |
| 0.0                       | A single-precision (32-bit) floating-point value.                                                                |  |
| 1011b                     | A binary value, in this example a 4-bit value.                                                                   |  |
| 7:4                       | A bit range, from bit 7 to 4, inclusive. The high-order bit is shown first.                                      |  |
| italicized word or phrase | The first use of a term or concept basic to the understanding of stream computing.                               |  |

## **Related Documents**

- CTM HAL Programming Guide. Published by AMD.
- Intermediate Language (IL) Reference Manual. Published by AMD.
- OpenGL Programming Guide, at http://www.glprogramming.com/red/
- Microsoft DirectX Reference Website, at http://msdn.microsoft.com/archive/default.asp?url=/archive/en-us/ directx9\_c\_Summer\_04/directx/graphics/reference/reference.asp
- GPGPU: http://www.gpgpu.org

## Differences Between the Evergreen Family and HD 6900 Series of Devices

The following bullets provide a brief overview of the more important differences between the Evergreen family and HD 6900 series of GPUs. Note that other devices in the 6000 series use the Evergreen architecture.

- Removed the vertex cache (VC). All memory fetches now are serviced by the texture cache (TC).
- Removed the end\_of\_program bit from all CF\_ instruction formats. Added a CF\_INST\_END to end the kernel.
- Added the option to deallocate LDS space early using CF\_LDS\_DEALLOC.
- Added the CLAUSE\_GLOBAL register, which can hold temporary values during ALU clauses.
- Modified how MOVA and setting the Idx0, Idx1 registers work.
- Added the ability for a wavefront to raise or lower its priority relative to other wavefronts.

## **Contact Information**

To submit questions or comments concerning this document, contact our technical documentation staff at: streamcomputing@amd.com.

For questions concerning AMD Accelerated Parallel Processing products, please email: streamcomputing@amd.com.

For questions about developing with AMD Accelerated Parallel Processing, please email: streamdeveloper@amd.com.

You can learn more about AMD Accelerated Parallel Processing at: http://www.amd.com/stream.

We also have a growing community of AMD Accelerated Parallel Processing users. Come visit us at the AMD Accelerated Parallel Processing Developer Forum (http://www.amd.com/streamdevforum) to find out what applications other users are trying on their AMD Accelerated Parallel Processing products.

# Chapter 1 Introduction

The AMD HD 6900 series of processors implements a parallel microarchitecture that provides an excellent platform not only for computer graphics applications but also for general-purpose streaming applications. Any data-intensive application that can be mapped to a 2D matrix is a candidate for running on an AMD HD 6900 series processor.





Figure 1.1 AMD HD 6900 Series Block Diagram

It includes a data-parallel processor (DPP) array, a command processor, a memory controller, and other logic (not shown). The HD 69XX command processor reads commands that the host has written to memory-mapped HD 69XX registers in the system-memory address space. The command processor sends hardware-generated interrupts to the host when the command is completed. The HD 69XX memory controller has direct access to all HD 69XX device memory and the host-specified areas of system memory. To satisfy read and write requests, the memory controller performs the functions of a direct-memory access (DMA) controller, including computing memory-address offsets based on the format of the requested data in memory.

AMD HD 6900 Series Instruction Set Architecture Copyright © 2011 Advanced Micro Devices, Inc. All rights reserved.

#### AMD HD 6900 Series Technology

A host application cannot write to the HD 69XX device memory directly, but it can command the HD 69XX device to copy programs and data between system memory and device memory. For the CPU to write to GPU memory, there are two ways:

- Request the GPU's DMA engine to write data by pointing to the location of the source data on CPU memory, then pointing at the offset in the GPU memory.
- Upload a kernel to run on the shaders that access the memory through the PCIe link, then process it and store it in the GPU memory.

In the HD 69XX environment, a complete application includes two parts:

- a program running on the host processor, and
- programs, called kernels, running on the HD 69XX processor.

The HD 69XX programs are controlled by host commands, which

- set HD 69XX internal base-address and other configuration registers,
- specify the data domain on which the HD 69XX GPU is to operate,
- invalidate and flush caches on the HD 69XX GPU, and
- cause the HD 69XX GPU to begin execution of a program.

The HD 69XX driver program runs on the host.

The DPP array is the heart of the HD 69XX processor. The array is organized as a set of compute unit pipelines, each independent from the others, that operate in parallel on streams of floating-point or integer data. The compute unit pipelines can process data or, through the memory controller, transfer data to, or from, memory. Computation in a compute unit pipeline can be made conditional. Outputs written to memory can also be made conditional.

Host commands request a compute unit pipeline to execute a kernel by passing it:

- an identifier pair (x, y),
- a conditional value, and
- the location in memory of the kernel code.

When it receives a request, the compute unit pipeline loads instructions and data from memory, begins execution, and continues until the end of the kernel. As kernels are running, the HD 69XX hardware automatically fetches instructions and data from memory into on-chip caches; HD 69XX software plays no role in this. HD 69XX software also can load data from off-chip memory into on-chip general-purpose registers (GPRs) and caches.

Conceptually, each compute unit pipeline maintains a separate interface to memory, consisting of index pairs and a field identifying the type of request (program instruction, floating-point constant, integer constant, boolean constant, input read, or output write). The index pairs for inputs, outputs, and constants are

specified by the requesting HD 69XX instructions from the hardware-maintained program state in the pipelines.

The AMD HD 6900 series of devices can detect floating point exceptions, but does not generate interrupts. In particular, it detects IEEE floating-point exceptions in hardware; these can be recorded for post-execution analysis. The software interrupts shown in Figure 1.1 from the command processor to the host represent hardware-generated interrupts for signalling command-completion and related management functions.

Figure 1.2 shows a programmer's view of the dataflow for three versions of an HD 69XX application. The top version (a) is a graphics application that includes a geometry shader program and a DMA copy program. The middle version (b) is a graphics application without a geometry shader and DMA copy program. The bottom version (c) is a general-purpose application. The square blocks represent programs running on the DPP array. The circles and clouds represent non-programmable hardware functions. For graphics applications, each block in the chain processes a particular kind of data and passes its result on to the next block. For general-purpose applications, only one processing block performs all computation.



(a) Pipeline for Graphics Application With Geometry Shader (GS)



(b) Pipeline for Graphics Application Without Geometry Shader (GS)



(c) Pipeline for General-Purpose Computing Program

| CS  | Compute Shaderr Program |
|-----|-------------------------|
| DC  | DMA Copy Program        |
| GS  | Geometry Shader Program |
| PaC | Parameter Cache         |
| PoC | Position Cache          |
| PS  | Pixel Shader Program    |
| RB  | Ring Buffer             |
| VS  | Vertex Shader Program   |
| HS  | Hull Shader Program     |
| DS  | Domain Shader Program   |
|     | -                       |



(d) Pipeline for Graphics Application With Hull Shader (HS) and Domain Shader (DS) for Tessellation

#### Figure 1.2 Programmer's View of HD 69XX Dataflow

The dataflow sequence starts by reading 2D vertices, 2D textures, or other 2D data from local HD 69XX device memory or system memory; it ends by writing 2D pixels or other 2D data results to local HD 69XX device memory. The HD 69XX processor hides memory latency by keeping track of potentially hundreds of work-items in different stages of execution, and by overlapping compute operations with memory-access operations.

# Chapter 2 Program Organization and State

HD 69XX programs consist of control-flow (CF) instructions, ALU instructions, instructions for fetches through a texture cache, and exports. ALU instructions can have up to three source operands and one destination operand. The instructions operate on 32-bit or 64-bit IEEE floating-point values and signed or unsigned integers. The execution of some instructions cause predicate bits to be written that affect subsequent instructions. Programs typically use instructions for fetching through a texture cache for data loads.

# 2.1 Program Types

The following program types are commonly run on the HD 69XX GPU (see Figure 1.2, on page 1-4):

- *Hull Shader (HS)* Receives patch data and processes it to generate new patch data along with some constant data and tesselation factors.
- Domain Shader (DS)— Fetches HS output and constant data to compute the vertex value based on U,V data from the tessellation engine. The tessellation engine generates U,V coordinates based on tessellation factors computed by the HS.
- Vertex Shader (VS)—Reads vertices, processes them. If the geometry shader (GS) is active, the VS outputs its results to export shader-geometry shader (ESGS) ring buffer. If the hull shader (HS) is active, the VS outputs its results to the LDS. If neither the GS nor the HS is active, the VS outputs its results to the parameter cache and position buffer. It does not introduce new primitives. A vertex shader can invoke a *Fetch Subroutine (FS)*, which is a special global program for fetching vertex data that is treated, for execution purposes, as part of the vertex program. The FS provides driver independence between the process of fetching data required by a VS, and the VS itself.
- Geometry Shader (GS)—Reads primitives from the VS ring buffer, and, for each input primitive, writes zero or more primitives as output to the GS ring buffer. This program type is optional; when active, it requires a DMA copy (DC) program to be active. The GS simultaneously reads up to six vertices from an off-chip memory buffer created by the VS; it outputs a variable number of primitives to a second memory buffer.
- DMA Copy (DC)—Transfers data from the GS ring buffer into the parameter cache and position buffer. It is required for systems running a geometry shader.

- Pixel Shader (PS) or Fragment Shader—This type of program:
  - receives pixel data from the rasterizer to be shaded,
  - processes sets of pixel quads (four pixel-data elements arranged in a 2by-2 array (quad) in neighboring lanes of a compute unit), and
  - writes output to up to eight local-memory buffers, called multiple render targets (MRTs), each of which includes a frame buffer.
- Compute Shader (CS)—A generic program (compute kernel) that uses an input work-item ID as an index to perform:
  - gather reads on one or more sets of input data,
  - arithmetic computation, and
  - scatter writes to one or more set of output data to memory.

Compute shaders can write to multiple (up to eight) surfaces, which can be a mix of multiple render targets (MRTs), unordered access views (UAVs), and flat address space.

All program types accept the same instruction types, and all of the program types can run on any of the available DPP-array pipelines that support these programs; however, each kernel type has certain restrictions, which are described with that type.

#### 2.1.1 Data Flows

The host can initialize the HD 69XX GPU to run in multiple configurations. The compute shader is independent of other shaders. Pipeline configurations depend on whether tesselation is used and if the geometry shader is being used. Figure 1.2, on page 1-4 illustrates the processing order. Each type of flow is described in the following subsections. Table 2.1 shows the legal combinations for HS, LS, and DS.

| VS | HS  | DS GS Hardware Data Flow |                                                                                                                                                                                                                                                                                         | Hardware Data Flow                                                                                                                                                                                                                              |
|----|-----|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| on | on  | on                       | $ \begin{array}{c c} \text{on} & \text{Vertex block} \rightarrow \text{tessellation block} \rightarrow \text{GS bloc} \\ \text{LS} \rightarrow \text{HS} \rightarrow \text{TS} \rightarrow \text{ES} \rightarrow \text{GS} \rightarrow \text{VS} \rightarrow \text{PS} \\ \end{array} $ |                                                                                                                                                                                                                                                 |
| on | on  | on                       | off                                                                                                                                                                                                                                                                                     | Vertex block $\rightarrow$ tesselation block $\rightarrow$<br>LS $\rightarrow$ HS $\rightarrow$ TE $\rightarrow$ VS $\rightarrow$ PS<br>In case of streamout, tessellation engine (TE) must<br>expand the primitive to list the primitive type. |
| on | off | off                      | on VS is treated as ES. ES $\rightarrow$ GS $\rightarrow$ VS $\rightarrow$ PS                                                                                                                                                                                                           |                                                                                                                                                                                                                                                 |
| on | off | off                      | off                                                                                                                                                                                                                                                                                     | $VS \rightarrow PS$                                                                                                                                                                                                                             |

| Table 2.1 Da | ata Flow When | Different | Shaders | Stages | are En/Disabled |
|--------------|---------------|-----------|---------|--------|-----------------|
|--------------|---------------|-----------|---------|--------|-----------------|

### 2.1.2 Geometry Program Absent

Table 2.2 shows the order in which programs run when a geometry program is absent.

| Table 2.2 | Order of Program Execution | (Geometry Program Absent) |
|-----------|----------------------------|---------------------------|
|-----------|----------------------------|---------------------------|

| Mnemonic | Program Type  | Operates On | Inputs Come From                                                              | Outputs Go To                        |
|----------|---------------|-------------|-------------------------------------------------------------------------------|--------------------------------------|
| VS       | Vertex Shader | Vertices    | Vertex memory.                                                                | Parameter cache and position buffer. |
| PS       | Pixel Shader  | Pixels      | Positions cache, parameter<br>cache, and vertex geometry<br>translator (VGT). | Local or system<br>memory.           |

- 1. The VS program sends a pointer to a buffer in device memory containing up to 64 vertex indices.
- 2. The HD 69XX hardware groups the vectors for these vertices in its input buffers (remote memory).
- 3. When all vertices are ready to be processed, the HD 69XX GPU allocates GPRs and work-item space for the processing of each of the 64 vertices, based on compiler-provided sizes.
- 4. The VS program calls the fetch subroutine (FS) program, which fetches vertex data into GPRs and returns control to the VS program.
- 5. The transform, lighting, and other parts of the VS program run.
- 6. The GPU allocates space in the position buffer and exports the vertex positions (XYZW).
- 7. The GPU allocates parameter-cache and position-buffer space and exports parameters and positions for each vertex.
- 8. The VS program exits, and the HD 69XX GPU deallocates its GPR space.
- 9. When the VS program completes, the pixel shader (PS) program begins.
- 10. The HD 69XX hardware assembles primitives from data in the position buffer and the vertex geometry translator (VGT), performs scan conversion and final pixel interpolation, and loads these values into GPRs.
- 11. The PS program then runs for each pixel.
- 12. The program exports data to a frame buffer, and the HD 69XX GPU deallocates its GPR space.

### 2.1.3 Geometry Shader Present

Table 2.3 shows the order in which programs run when a geometry program is present.

| Table 2.3 | Order of Program | Execution | (Geometry | Program Present | :) |
|-----------|------------------|-----------|-----------|-----------------|----|
|-----------|------------------|-----------|-----------|-----------------|----|

| Mnemonic | Program Type    | Operates On | Inputs Come From                                                        | Outputs Go To                            |
|----------|-----------------|-------------|-------------------------------------------------------------------------|------------------------------------------|
| VS       | Vertex Shader   | Vertices    | Vertex memory.                                                          | VS ring buffer.                          |
| GS       | Geometry Shader | Primitives  | VS ring buffer.                                                         | GS ring buffer.                          |
| DC       | DMA Copy        | Any Data    | GS ring buffer.                                                         | Parameter cache or posi-<br>tion buffer. |
| PS       | Pixel Shader    | Pixels      | Positions cache, parameter cache, and vertex geometry translator (VGT). | Local or system memory.                  |

- 1. The HD 69XX hardware loads input indices or primitive and vertex IDs from the vertex geometry translator (VGT) into GPRs.
- 2. The VS program fetches the vertex or vertices needed
- 3. The transform, lighting, and other parts of the VS program run.
- 4. The VS program ends by writing vertices out to the VS ring buffer.
- 5. The GS program reads multiple vertices from the VS ring buffer, executes its geometry functions, and outputs one or more vertices per input vertex to the GS ring buffer. The VS program can only write a single vertex per single input; the GS program can write a large number of vertices per single input. Every time a GS program outputs a vertex, it indicates to the vertex VGT that a new vertex has been output (using EMIT\_\* instructions<sup>1</sup>). The VGT counts the total number of vertices created by each GS program. The GS program divides primitive strips by issuing CUT\_VERTEX instructions.
- 6. The GS program ends when all vertices have been output. No positions or parameters are exported.
- 7. The DC program reads the vertex data from the GS ring buffer and transfers this data to the parameter cache and position buffer using one of the MEM\* memory export instructions.
- 8. The DC program exits, and the HD 69XX GPU deallocates the GPR space.
- 9. The PS program runs.
- 10. The HD 69XX GPU assembles primitives from data in the position buffer, parameter cache, and VGT.
- 11. The hardware performs scan conversion and final pixel interpolation, and hardware loads these values into GPRs.

<sup>1.</sup> An asterisk (\*) after a mnemonic string indicates that there are additional characters in the string that define variants.

- 12. The PS program runs.
- 13. When the PS program reaches the end of the data, it exports the data to a frame buffer or other render target (up to eight) using EXPORT instructions.
- 14. The program exits upon execution of an EXPORT\_DONE instruction, and the processor deallocates GPR space.

#### 2.1.4 Tessellation Without Geometry Shader

Table 2.4 shows the order in which programs run when a geometry program is absent.

 Table 2.4
 Order of Program Execution (Geometry Program Absent)

| Mnemonic | Program Type  | Operates On    | Inputs Come From                                                        | Outputs Go To                        |
|----------|---------------|----------------|-------------------------------------------------------------------------|--------------------------------------|
| VS       | Vertex Shader | Vertices       | Vertex memory.                                                          | Local data share (LDS).              |
| HS       | Hull Shader   | Control points | LDS.                                                                    | Tessellation factor buffer and LDS.  |
| DS       | Domain Shader | Patches        | LDS.                                                                    | Parameter cache and position buffer. |
| PS       | Pixel Shader  | Pixels         | Positions cache, parameter cache, and vertex geometry translator (VGT). | Local or system<br>memory.           |

- 1. The VS program sends a pointer to a buffer in device memory containing up to 64 vertex indices.
- 2. The HD 69XX hardware groups the vectors for these vertices in its input buffers (remote memory).
- 3. When all vertices are ready to be processed, the HD 69XX GPU allocates GPRs and work-item space for the processing of each of the 64 vertices, based on compiler-provided sizes.
- 4. The VS program calls the fetch subroutine (FS) program, which fetches vertex data into GPRs and returns control to the VS program.
- 5. The transform, lighting, and other parts of the VS program run.
- 6. The HS takes input from the LDS and computes the new patch data and tessellation factors, which are output to the LDS.
- 7. The DS program allocates space in the position buffer and exports the vertex positions (XYZW).
- 8. The DS program allocates parameter-cache and position-buffer space and exports parameters and positions for each vertex.
- 9. The DS program exits, and the HD 69XX GPU deallocates its GPR space.
- 10. When the DS program completes, the pixel shader (PS) program begins.
- 11. The HD 69XX hardware assembles primitives from data in the position buffer and the vertex geometry translator (VGT), performs scan conversion and final pixel interpolation, and loads these values into GPRs.

- 12. The PS program then runs for each pixel.
- 13. The program exports data to a frame buffer, and the HD 69XX GPU deallocates its GPR space.

### 2.1.5 Tessellation With Geometry Shader

Table 2.5 shows the order in which programs run when a geometry program is present.

#### Table 2.5 Order of Program Execution (Geometry Program Present)

| Mnemonic | Program Type    | Operates On    | Inputs Come From                                                        | Outputs Go To                        |
|----------|-----------------|----------------|-------------------------------------------------------------------------|--------------------------------------|
| VS       | Vertex Shader   | Vertices       | Vertex memory.                                                          | Local data share (LDS).              |
| HS       | Hull Shader     | Control points | Local data share.                                                       | Tessellation factor buffer and LDS.  |
| DS       | Domain Shader   | Patches        | LDS.                                                                    | ESGS ring buffer.                    |
| GS       | Geometry Shader | Primitives     | ESGS ring buffer.                                                       | GSVS ring buffer.                    |
| DC       | DMA Copy        | Any Data       | GSVS ring buffer.                                                       | Parameter cache and position buffer. |
| PS       | Pixel Shader    | Pixels         | Positions cache, parameter cache, and vertex geometry translator (VGT). | Local or system memory.              |

- 1. The HD 69XX hardware loads input indices or primitive and vertex IDs from the vertex geometry translator (VGT) into GPRs.
- 2. The VS program fetches the vertex or vertices needed
- 3. The transform, lighting, and other parts of the VS program run.
- 4. The VS program ends by writing vertices out to the VS ring buffer.
- 5. The HS takes input from the LDS and computes the new patch data and tessellation factors, which are output to the LDS.
- 6. The DS reads the address output data from the LDS, computes the vertex value based on U,V coordinates applied by the tessellation engine, and writes the vertex data output to the ESGS ring buffer.
- 7. The GS program reads multiple vertices from the VS ring buffer, executes its geometry functions, and outputs one or more vertices per input vertex to the GSVS ring buffer. The VS program can only write a single vertex per single input; the GS program can write a large number of vertices per single input. Every time a GS program outputs a vertex, it indicates to the vertex VGT that a new vertex has been output (using an EMIT\_\* instruction<sup>1</sup>). The VGT counts the total number of vertices created by each GS program. The GS program divides primitive strips by issuing CUT\_VERTEX instructions.

<sup>1.</sup> An asterisk (\*) after a mnemonic string indicates that there are additional characters in the string that define variants.

- 8. The GS program ends when all vertices have been output. No positions or parameters are exported.
- The DC program reads the vertex data from the GSVS ring buffer and transfers this data to the parameter cache and position buffer using one of the MEM\* memory export instructions.
- 10. The DC program exits, and the HD 69XX GPU deallocates the GPR space.
- 11. The PS program runs.
- 12. The HD 69XX GPU assembles primitives from data in the position buffer, parameter cache, and VGT.
- 13. The hardware performs scan conversion and final pixel interpolation, and hardware loads these values into GPRs.
- 14. The PS program runs.
- 15. When the PS program reaches the end of the data, it exports the data to a frame buffer or other render target (up to eight) using EXPORT instructions.
- 16. The program exits upon execution of an EXPORT\_DONE instruction, and the processor deallocates GPR space.

# 2.2 Instruction Terminology

Table 2.6 summarizes some of the instruction-related terms used in this document. The instructions themselves are described in the remaining chapters. Details on each instruction are given in Chapter 9. The register types are described in "Registers," on page xii.

| Table 2.6 | Basic | Instruction-Related | Terms |
|-----------|-------|---------------------|-------|
|-----------|-------|---------------------|-------|

| Term             | Size (bits) | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Microcode format | 32          | One of several encoding formats for all instructions. They are described in Section 3.1, "CF Microcode Encoding," page 3-2, Section 4.1, "ALU Micro-<br>code Formats," page 4-1, Section 5.1, "Microcode Formats for Fetches<br>Through a Texture Cache Clause," page 5-1, and Chapter 9, "Microcode<br>Formats."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Instruction      | 64 or 128   | <ul> <li>Two to four microcode formats that specify:</li> <li>Control flow (CF) instructions (64 bits). These include:<br/>general control flow instructions (such as branches and loops),<br/>instructions that allocate buffer space and export data, and<br/>instructions that initiate the execution of ALU, or fetching through a<br/>texture cache.</li> <li>ALU instructions (64 bits).</li> <li>Instructions for fetching through a texture cache clause (128 bits).</li> <li>Data share instructions (128 bits).</li> <li>Memory read instructions (128 bits).</li> <li>Instructions are identified in microcode formats by the _INST_ string in<br/>their field names and mnemonics. The functions of the instructions are<br/>described in Chapter 9, "Microcode Formats."</li> </ul> |

| Table 2.6 | Basic | Instruction-Related | Terms | (Cont.) |
|-----------|-------|---------------------|-------|---------|
|-----------|-------|---------------------|-------|---------|

| Term                     | Size (bits)                                   | Description                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALU Instruction<br>Group | 64 to 448                                     | <ul> <li>Variable-sized groups of instructions and constants that consist of:</li> <li>One to five 64-bit ALU instructions.</li> <li>Zero to two 64-bit literal constants.</li> <li>ALU instruction groups are described in Section 4.3, "ALU Instruction Slots and Instruction Groups," page 4-3.</li> </ul>                                                                                                   |
| Literal Constant         | 64                                            | Literal constants specify two 32-bit values, which can represent values associated with two elements of a 128-bit vector. These constants option-<br>ally can be included in ALU instruction groups.<br>Literal constants are described in Section 4.3, "ALU Instruction Slots and<br>Instruction Groups," page 4-3.                                                                                            |
| Slot                     | 64                                            | An ordered position within an ALU instruction group. Each ALU instruction group has one to seven slots, corresponding to the number of ALU instructions and literal constants in the instruction group.<br>Slots are described in Section 4.3, "ALU Instruction Slots and Instruction Groups," page 4-3.                                                                                                        |
| Clause                   | 64 to<br>64x128 bits<br>(64 128-bit<br>words) | <ul> <li>A set of instructions of the same type. The types of clauses are:</li> <li>ALU clauses (which contain ALU instruction groups).</li> <li>Clauses for fetching through a texture cache.</li> <li>Clauses are initiated by control flow (CF) instructions and are described in Section 2.3, "Control Flow and Clauses," page 2-9, and Section 3.3, "Clause-Initiation Instructions," page 3-5.</li> </ul> |
| Export                   | n/a                                           | <ul> <li>To do any of the following:</li> <li>Write data from GPRs to an output buffer (a "scratch buffer," "frame buffer," "ring buffer," or "stream buffer").</li> <li>Write an address for data inputs to the memory controller.</li> <li>Read data from an input buffer (a "scratch buffer" or "ring buffer") to GPRs.</li> </ul>                                                                           |
| Fetch                    | n/a                                           | Load data, using a fetch through a texture cache instruction clause. Loads are not necessarily to general-purpose registers (GPRs); specific types of loads may be confined to specific types of storage destinations.                                                                                                                                                                                          |
| Vertex                   | n/a                                           | A heterogeneous record of data.                                                                                                                                                                                                                                                                                                                                                                                 |
| Quad                     | n/a                                           | Four related pixels (for general-purpose programming: [x,y] data elements) in an aligned 2x2 space.                                                                                                                                                                                                                                                                                                             |
| Primitive                | n/a                                           | A point, line segment, or polygon before rasterization. It has vertices spec-<br>ified by geometric coordinates. Additional data can be associated with<br>vertices by means of linear interpolation across the primitive.                                                                                                                                                                                      |
| Fragment                 | n/a                                           | <ul> <li>For graphics programming:</li> <li>The result of rasterizing a primitive. A fragment has no vertices; instead, it is represented by (x,y) coordinates.</li> <li>For general-purpose programming:</li> <li>A set of (x,y) data elements.</li> </ul>                                                                                                                                                     |
| Pixel                    | n/a                                           | <ul> <li>For graphics programming:</li> <li>The result of placing a fragment in an (x,y) frame buffer.</li> <li>For general-purpose programming:</li> <li>A set of (x,y) data elements.</li> </ul>                                                                                                                                                                                                              |
| Thread                   | n/a                                           | <ul> <li>For graphics programming:</li> <li>An instance of a kernel operating on one pixel, vertex, or primitive.</li> <li>For general-purpose programming:</li> <li>A work-item.</li> </ul>                                                                                                                                                                                                                    |

# 2.3 Control Flow and Clauses

Each program consists of two sections:

- Control Flow—Control flow instructions can:
  - initiate execution of ALU instructions.
  - fetch through a texture cache clause.
  - export data to a buffer.
  - control branching, looping, and stack operations.
- Clause—A homogeneous group of instructions; each clause comprises ALU, fetch through a texture cache clause, fetch through global data share, or memory read instructions exclusively. A control flow instruction that initiates an ALU or a fetch through a texture cache clause does so by referring to an appropriate clause.

Table 2.7 provides a typical program flow example.

#### Table 2.7 Flow of a Typical Program

|                                                                                                                                                                                                                                                                          | Microcode Formats <sup>1</sup>                     |                                                                                                               |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|
| Function                                                                                                                                                                                                                                                                 | Control Flow (CF) Code                             | Clause Code                                                                                                   |  |
| Start loop.                                                                                                                                                                                                                                                              | CF_WORD[0,1]                                       |                                                                                                               |  |
| Initiate a fetch through a texture cache clause.                                                                                                                                                                                                                         | CF_WORD[0,1]                                       |                                                                                                               |  |
| Fetch through a texture cache clause to load data from memory to GPRs.                                                                                                                                                                                                   |                                                    | TEX_WORD[0,1,2]                                                                                               |  |
| Initiate ALU clause.                                                                                                                                                                                                                                                     | CF_ALU_WORD[0,1]                                   |                                                                                                               |  |
| ALU clause to compute on loaded data and lit-<br>eral constants. This example shows a single<br>clause consisting of a single ALU <i>instruction</i><br><i>group</i> containing four ALU instructions (two<br>quadwords each) and two quadwords of literal<br>constants. |                                                    | ALU_WORD[0,1]<br>ALU_WORD[0,1]<br>ALU_WORD[0,1]<br>ALU_WORD[0,1] LAST bit set<br>Literal[X,Y]<br>Literal[Z,W] |  |
| End loop.                                                                                                                                                                                                                                                                | CF_WORD[0,1]                                       |                                                                                                               |  |
| Allocate space in an output buffer.                                                                                                                                                                                                                                      | CF_ALLOC_EXPORT_WORD0<br>CF_ALLOC_EXPORT_WORD1_BUF |                                                                                                               |  |
| Export (write) results from GPRs to output buffer.                                                                                                                                                                                                                       | CF_ALLOC_EXPORT_WORD0<br>CF_ALLOC_EXPORT_WORD1_BUF |                                                                                                               |  |

1. See Chapters 3 through 7 for more information on the microcode format and definitions.

Control flow instructions:

- constitute the main program. Jump statements, loops, and subroutine calls are expressed directly in the control flow part of the program.
- include mechanisms to synchronize operations across work-groups or across the compute device.
- wait for a clause to complete.
- initiate ALU or texture clauses.

Control Flow and Clauses Copyright © 2011 Advanced Micro Devices, Inc. All rights reserved. • are required for buffer allocation in, and writing to, a program block's output buffer.

Some program types (VS, GS, DC, PS, LS, HS, CS) have specific control flow instructions for synchronizing with other program types.

Each clause, invoked by a control flow instruction, is a sequential list of instructions of limited length (for the maximum length, see sections on individual clauses). Clauses contain no flow control statements, but ALU clause instructions can apply a predicate on a per-instruction basis. Instructions within a single clause execute serially. Multiple clauses of a program can execute in parallel if they contain instructions of different types and the clauses are independent of one another. (Such parallel execution is invisible to the high-level programmer except for increased performance. Low-level programmers must resolve data dependencies.)

ALU clauses contain instructions for performing operations in each of the four ALUS (ALU.[X,Y,Z,W]) including setting and using predicates, and pixel kill operations (see Section 4.8, "ALU Instructions," page 4-15). Fetches through texture cache clauses contain instructions for performing texture and constant-fetch reads from memory.

A predicate is a bit that is set or cleared as the result of evaluating some condition; subsequently, it is used either to mask writing an ALU result or as a condition itself. There are two kinds of predicates, both of which are set in an ALU clause.

- The first is a single predicate local to the ALU clause itself. Once computed, the predicate can be referred to in a subsequent instruction to conditionally write an ALU result to the indicated general-purpose register(s).
- The second type is a bit in a predicate stack. An ALU clause computes the predicate bits in the stack and manipulates the stack. A predicate bit in the stack can be referred to in a control-flow instruction to induce conditional branching.

# 2.4 Instruction Types and Grouping

The AMD HD 6900 series of devices recognizes the following instruction types:

- control flow instructions.
- clause types: ALU, fetch through texture cache, global data share. Memory read clauses are done in texture cache clauses.

There are separate instruction caches in the processor for each instruction type.

A CF program has a maximum size of  $2^{28}$  bytes; the maximum size of each clause, however, is 128 slots for ALU clauses (256 dwords), and 16 instructions for TC and global data share (GDS) clauses (64 dwords).

The CPU host configures the base address of each program type before executing a program.

# 2.5 Program State

Table 2.8 through Table 2.10 summarize a programmer's view of the HD 69XX program state that is accessible by a single work-item in an HD 69XX program. The tables do not include:

- states that are maintained exclusively by HD 69XX hardware, such as the internal loop-control registers,
- states that are accessible only to host software, such as configuration registers, or
- the duplication of states for many execution work-items.

The column headings in Table 2.8 through Table 2.10 have the following meanings:

- Access by HD 69XX Software—Readable (R), writable (W), or both (R/W) by software executing on the HD 69XX processor.
- Access by Host Software—Readable, writable, or both by software executing on the host processor. The tables do not include state objects, such as HD 69XX configuration registers, that accessible only to host software.
- *Number per Work-Item*—The maximum number of such state objects available to each work-item. In some cases, the maximum number is shared by all executing work-items.
- *Width*—The width, in bits, of the state object.

| Table 2.8 | <b>Control-Flow</b> | State |
|-----------|---------------------|-------|
|-----------|---------------------|-------|

| State                            | Access by<br>HD 69XX<br>S/W | Access by<br>Host S/W | # per<br>Work-<br>Item | Width<br>(bits)   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------------------------|-----------------------------|-----------------------|------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Integer Constant<br>Register (I) | R                           | W                     | 1                      | 96<br>(3 x 32)    | The loop-variable constant specified in the CF_CONST field of the CF_WORD1 microcode for-<br>mat for the current LOOP* instruction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Loop Index (aL)                  | R                           | No                    | 1                      | 13                | A register that is initialized by LOOP* instructions<br>and incremented by hardware on each iteration<br>of a loop, based on values provided in the LOOP*<br>instruction's CF_CONST field of the CF_WORD1<br>microcode format. It can be used for relative<br>addressing of GPRs by any clause. Loops can<br>be nested, so the counter and index are stored<br>in the stack.<br>ALU instructions can read the current aL index<br>value by specifying it in the INDEX_MODE field of<br>the ALU_WORD0 microcode format, or in the<br>ELEM_LOOP field of CF_ALLOC_EXPORT_WORD1_*<br>microcode formats.<br>The register is 13 bits wide, but some instruc-<br>tions use only the low 9 bits. |
| Stack                            | No                          | No                    | Chip-<br>Specific      | Chip-<br>Specific | The hardware maintains a single, multi-entry<br>stack for saving and restoring the state of nested<br>loops, pixels (valid mask and active mask, pred-<br>icates, and other execution details. The total<br>number of stack entries is divided among all<br>executing work-items.                                                                                                                                                                                                                                                                                                                                                                                                         |

| Table 2.9 | ALU | State |
|-----------|-----|-------|
|-----------|-----|-------|

| State                               | Access by<br>HD 69XX<br>S/W | Access by<br>Host S/W | Registers<br>per<br>Work-<br>Item                    | Width<br>(bits)     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------------------------------|-----------------------------|-----------------------|------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General-Purpose<br>Registers (GPRs) | R/W                         | No                    | 128 minus<br>2 times<br>Clause-<br>Temporary<br>GPRs | 128<br>(4 x 32 bit) | Each work-item has access to up to 127<br>GPRs, minus two times the number of<br>Clause-Temporary GPRs. By default, four<br>GPRs (the number is user-configurable)<br>are reserved as Clause-Temporary GPRs<br>that persist only for one ALU clause; thus,<br>they are not accessible to fetch and export<br>units.<br>GPRs can hold data in one of several for-<br>mats: the ALU can work with 32-bit IEEE<br>floats (S23E8 format with special values),<br>32-bit unsigned integers, and 32-bit signed<br>integers. |
| Clause Tempo-<br>rary GPRs          | R/W                         | No                    | 4                                                    | 128<br>(4 x 32 bit) | GPRs containing clause-temporary vari-<br>ables. The number of clause-temporary<br>GPRs used by each work-item reduces the<br>total number of GPRs available to the<br>work-item, as described immediately<br>above.                                                                                                                                                                                                                                                                                                  |
| Clause Global<br>Register           | R/W                         | No                    | 1 per<br>wavefront                                   | 32                  | One register per wavefront. It can hold<br>temporary values during an ALU clause.<br>The value is not preserved between<br>clauses.                                                                                                                                                                                                                                                                                                                                                                                   |
| Compute Unit-<br>Global GPRs        | R/W                         | No                    | Defined<br>by driver                                 | 128<br>(4 x 32 bit) | Set of GPRs that is persistent across all<br>work-items during the execution of the ker-<br>nel. Can be used to pass data between<br>work-items.                                                                                                                                                                                                                                                                                                                                                                      |
| Address Regis-<br>ter (AR)          | W                           | No                    | 1                                                    | 9 bits              | A register written by MOVA instructions.<br>Hardware reads this register. The index is<br>used for relative addressing of a constant<br>buffer (called constant waterfalling). This<br>state only persists for one ALU clause.                                                                                                                                                                                                                                                                                        |
| Constant Regis-<br>ters (CRs)       | R                           | W                     | 512                                                  | 128<br>(4 x 32 bit) | Registers that contain constants. Each reg-<br>ister is organized as four 32-bit elements of<br>a vector. Software can use either the CRs<br>or the off-chip <i>constant cache</i> , but not both.<br>DirectX calls these the Floating-Point Con-<br>stant (F) Registers.                                                                                                                                                                                                                                             |
| Index Register                      | W                           | No                    | 2 per<br>wavefront                                   | 8                   | A register that can be used to index into<br>texture buffer constants, samplers, con-<br>stant buffers, and random access targets.<br>Index registers can be written from ALU<br>clauses.                                                                                                                                                                                                                                                                                                                             |
| Previous Vector<br>(PV)             | R                           | No                    | 1                                                    | 128<br>(4 x 32 bit) | Registers that contain the results of the previous ALU.[X,Y,Z,W] operations. This state only persists for one ALU clause.                                                                                                                                                                                                                                                                                                                                                                                             |

| Table 2.9 ALU State (Cont.) |
|-----------------------------|
|-----------------------------|

| State                      | Access by<br>HD 69XX<br>S/W | Access by<br>Host S/W | Registers<br>per<br>Work-<br>Item | Width<br>(bits)         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------------------|-----------------------------|-----------------------|-----------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Local Data Share<br>(LDS)  | R/W<br>Up to<br>32 kB.      | No                    |                                   |                         | Per compute unit shared memory that<br>enables an order of magnitude lower<br>latency sharing of data between work-items<br>of a given work-group. The application<br>must query the runtime for the size of the<br>local shared memory.                                                                                                                                                                                                                                                                                                                                                                                              |
| Global Data<br>Share (GDS) | R/W<br>Up to<br>64 kB       | No                    |                                   |                         | Global shared memory that enables low-<br>latency access between all the work-items<br>of a kernel concurrently running on the<br>compute units. This memory also enables<br>inter-work-item atomic operations and<br>reductions.                                                                                                                                                                                                                                                                                                                                                                                                     |
| Predicate<br>Register      | R/W                         | No                    | 1                                 | 1                       | A register containing predicate bits. The<br>bits are set or cleared by ALU instructions<br>as the result of evaluating some condition;<br>the bits are subsequently used either to<br>mask writing an ALU result or as a condi-<br>tion itself.<br>An ALU clause computes the predicate bits<br>in this register. A predicate bit in this regis-<br>ter can be referred to in a control-flow<br>instruction to induce conditional branching.<br>This state only persists for one ALU clause.<br>Predicate registers must be 1 bit per work-<br>item or pixel, or 64 bits wide. Valid mask<br>and active mask width must be the same. |
| Pixel State                | No                          | No                    | 1                                 | 192<br>(64 x 2<br>bits) | State bits that reflect each pixel's active<br>status as conditional instructions are exe-<br>cuted. The state can be <i>Active</i> , <i>Inactive-</i><br><i>branch</i> , <i>Inactive-continue</i> , or <i>Inactive-</i><br><i>break</i> .                                                                                                                                                                                                                                                                                                                                                                                            |
| Valid Mask                 | No                          | No                    | 1                                 | 64                      | A mask indicating which pixels have been killed by a pixel-kill operation. The mask is updated when a CF_INST_KILL instruction is executed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Active Mask                | W<br>(indirect)             | No                    | 1                                 | 1 bit per<br>pixel      | A mask indicating which pixels are cur-<br>rently executing and which are not<br>(1 = execute, 0 = skip). This can be<br>updated by PRED_SET* ALU instructions <sup>1</sup> ,<br>but the updates do not take effect until the<br>end of the ALU clause.<br>CF_ALU instructions can update this mask<br>with the result of the last PRED_SET*<br>instruction in the clause.                                                                                                                                                                                                                                                            |

1. An asterisk (\*) after a mnemonic string indicates that there are additional characters in the string that define variants.

| State                                     | Access by<br>HD 69XX<br>S/W | Access by<br>Host S/W | # per<br>Work-<br>Item | Width<br>(bits)         | Description                                                                                                                                                                                                                                                                           |
|-------------------------------------------|-----------------------------|-----------------------|------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Texture Samplers                          | No                          | W                     | 18                     | 96                      | There are 18 samplers (16 for DirectX plus 2 spares) available for each of the VS, GS, PS program types, two of which are spares. A texture sampler constant is used to specify how a texture is to be accessed. It contains information such as filtering and clamping modes.        |
| Texture<br>Resources                      | No                          | W                     | 160                    | 160                     | There are 160 resources available for each of the VS, GS, PS program types, and 16 for FS program types.                                                                                                                                                                              |
| Border Color                              | No                          | W                     | 1                      | 128<br>(4 x 32<br>bits) | This is stored in the texture pipeline, but is ref-<br>erenced in fetches through texture cache<br>clause instructions.                                                                                                                                                               |
| Bicubic Weights                           | No                          | W                     | 2                      | 176                     | These define the weights, one horizontal and<br>one vertical, for bicubic interpolation. The state<br>is stored in the texture pipeline, but referenced<br>in fetches through texture cache clause<br>instructions.                                                                   |
| Kernel Size for<br>Cleartype<br>Filtering | No                          | W                     | 2                      | 3                       | These define the kernel sizes, one horizontal<br>and one vertical, for filtering with Microsoft's<br>Cleartype™ subpixel rendering display tech-<br>nology. The state is stored in the texture<br>pipeline, but referenced in fetches through tex-<br>ture cache clause instructions. |

 Table 2.10
 Fetch Through Texture Cache Clause and Constant-Fetch State

# 2.6 Data Sharing

The AMD HD 6900 series of Stream processors can share data between different work-items. Data sharing can significantly boost performance. Figure 2.1 shows the memory hierarchy that is available to each work-item.



Figure 2.1 Shared Memory Hierarchy on the AMD HD 6900 Series of Stream Processors

## 2.6.1 Types of Shared Registers

There are two types of shared general-purpose registers: global shared and clause temporary.

#### 2.6.1.1 Shared GPRs

Shared registers enable sharing of data between work-items residing in a lane of different wavefronts and that are scheduled to execute on a given compute unit. An absolute addressing mode of each source and destination operand allows sourcing data from a global (absolute-addressed) register instead of a wavefront's private (relative-addressed) registers. The maximum number shared register is 128 less two times the number of clause temp registers used. The registers put in this pool are removed from the general pool of wavefront private registers.

Each source and destination operand has an absolute addressing mode. This enables each to be accessed relative to address zero, instead of a base of the allocated pool of registers for the respective wavefront (see Figure 2.2). To use this pool, a state register must be set up defining the number of registers reserved for global usage.

The global GPRs are accessed through an index\_mode (simd-global) in the ALU instruction word. This new mode interprets the src or dest GPR address as an absolute address in the range 0 to 127. This index mode works in conjunction with the src-rel/dest-rel fields, allowing the instruction to mix global and wavefront-local GPRs.

Additional index modes allow indexed addressing, where the address = GPR + offset\_from\_instruction or INDEX\_GLOBAL\_AR\_X (AR.X only; see Section 4.6.1, "Relative Addressing," page 4-5, as well as the opcode description for ALU\_WORD0, page 9-23). This allows inter-work-item communication and kernel-based addressing. (This requires using a MOVA\* instruction to copy the index to the AR.X register.)

This pool of global GPRs can be used to provide many powerful features, including:

- Atomic reduction variables per lane (the number depends on the number of GPRs), such as:
  - max, min, small histogram per lane,
  - software-based barriers or synchronization primitives.
- A set of constants that is unique per lane. This prevents:
  - the overhead of repeated fetches, and
  - divergent work-item execution due to constant look-up.

#### 2.6.1.2 Clause Temporary GPRs

Clause temporary GPRs (clause temps) are a separate partition of the GPR pool that provide extra temporary registers to be used within an ALU clause, but their values are not preserved between clauses.

The GPR pool can include partitions that hold clause temporary (temp) GPRs. Clause temp GPRs alleviate register pressure and enable peak performance because they are stored in two sections, one for the odd, the other for the even wavefront (see Figure 2.2). Because there are two unique sections set aside for each wavefront executing on the compute unit, there is no conflict between reads and writes of clause temps between the even and odd wavefronts.

When using global shared registers, both wavefronts map the registers into the same locations in memory, which can cause a conflict and a stall. This is because it takes a full instruction for the write to be visible; thus, if there are a read and a write happening on the same instruction group but from different wavefronts, there is a read/write conflict that the hardware resolves by stalling one of the wavefronts until the write is visible to the read.

The clause temp GPRs are accessed using the top GPR address locations. For example, if four clause temp register are enabled using 124, 125, 126, and 127, the address selects clause temp registers 0, 1, 2, and 3, respectively.

Clause temp registers can provide atomic (locked, uninterruptable) reduction per lane to enable higher performance between all work-items in a lane of a compute unit for the wavefronts that execute on the even or odd instruction slot.



#### Figure 2.2 Possible GPR Distribution Between Global, Clause Temps, and Private Registers

Note that the terms even and odd refer to the ALU execution pipelines to which the scheduler arbitrarily assigns wavefronts. The first instruction slot to which a wavefront is assigned wavefront is termed odd.

Both global and clause temp shared registers require that the graphics pipeline (kernel hardware) must be flushed before changing resource allocation sizes (number of global registers, number of clause temp registers, etc.) for persistent shared use. They also require initialization prior to use. After any parallel atomic accumulation or reductions, the kernel pipeline must be flushed, followed by a special kernel that uses data sharing between lanes and/or compute units for a fast, on-chip final reduction. The result can be broadcast back to a global persistent register in each register file of each compute unit. The results can be used persistently across a subsequent kernel launch as a global src operand. This process can be very useful for a data collection pass on an image, followed by a reduction kernel, then followed by a compute kernel that uses the reduced values to alter the source image. This can be done without CPU intervention or off-chip traffic.

Physically, the GPRs are ordered from zero as: global, clause\_temp, private. Note that this ordering allows a program to use the MOV\_INDEX\_GLOBAL instruction to access beyond the global registers into the clause temp registers. Global shared registers and clause temp registers must fit within the first 128 GPRs, due to ALU-instruction dest-GPR field-size limits.

Compute unit global GPRs are enabled only in the dynamic GPR mode.

## 2.6.2 Local Data Share (LDS)

Each compute unit has a 32 kB memory space that enables low-latency communication between work-items within a work-group, or the work-items within a wavefront; this is the local data share (LDS). This memory is configured with 32 banks, each with 256 entries of 4 bytes. The AMD HD 6900 series uses a 32 kB local data share (LDS) memory for each compute unit; this enables 128 kB of low-latency bandwidth to the processing elements. The AMD HD 6900 series of devices has full access to any LDS location for any processor. The shared memory contains 32 integer atomic units to enable fast, unordered atomic operations. This memory can be used as a software cache for predictable re-use of data, a data exchange machine for the work-items of a work-group, or as a cooperative way to enable more efficient access to off-chip memory.

## 2.6.3 Global Data Share (GDS)

The AMD HD 6900 series of devices uses a 64 kB global data share (GDS) memory that can be used by wavefronts of a kernel on all compute units. This memory enables 128 bytes of low-latency bandwidth to all the processing elements. The GDS is configured with 32 banks, each with 512 entries of 4 bytes each. It provides full access to any location for any processor. The shared memory contains 32 integer atomic units to enable fast, unordered atomic operations. This memory can be used as a software cache to store important control data for compute kernels, reduction operations, or a small global shared surface. Data can be preloaded from memory prior to kernel launch and written to memory after kernel completion. The GDS block contains support logic for unordered append/consume and domain launch ordered append/consume operations to buffers in memory. These dedicated circuits enable fast compaction of data or the creation of complex data structures in memory.

# 2.7 Device Memory

The AMD HD 6900 series of devices offers several methods for access to offchip memory from the processing elements (PE) within each compute unit. On the primary read path, the device consists of multiple channels of L2 read-only cache that provides data to an L1 cache for each compute unit. Special cacheless load instructions can force data to be retrieved from device memory during an execution of a load clause. Load requests that overlap within the clause are cached with respect to each other. The output cache is formed by two levels of cache: the first for write-combining cache (collect scatter and store operations and combine them to provide good access patterns to memory); the second is a read/write cache with atomic units that lets each processing element complete unordered atomic accesses that return the initial value. Each processing element provides the destination address on which the atomic operation acts, the data to be used in the atomic operation, and a return address for the read/write atomic unit to store the pre-op value in memory. Each store or atomic operation can be set up to return an acknowledgement to the requesting PE upon write confirmation of the return value (pre-atomic op value at destination) being stored to device memory. This acknowledgement has two purposes:

- enabling a PE to recover the pre-op value from an atomic operation by performing a cache-less load from its return address after receipt of the write confirmation acknowledgement, and
- enabling the system to maintain a relaxed consistency model.

Each scatter write from a given PE to a given memory channel always maintains order. The acknowledgement enables one processing element to implement a fence to maintain serial consistency by ensuring all writes have been posted to memory prior to completing a subsequent write. In this manner, the system can maintain a relaxed consistency model between all parallel work-items operating on the system.

# Chapter 3 Control Flow (CF) Programs

A control flow (CF) program is a main program. It directs the flow of program clauses by using control-flow instructions (conditional jumps, loops, and subroutines), and it can include memory-allocation instructions and other instructions that specify when vertex and geometry programs have completed their operations. The HD 69XX hardware maintains a single, multi-entry stack for saving and restoring active masks, loop counters, and returning addresses for subroutines.

CF instructions can:

- Execute an ALU, a fetch through a texture cache clause or global data share clause. These operations take the address of the clause to execute, and a count indicating the size of the clause. A program can specify that a clause must wait until previously executed clauses complete, or that a clause must execute conditionally (only active pixels execute the clause, and the clause is skipped entirely if no pixels are active).
- Within an ALU clause, wavefronts within a work-group can synchronize with each other.
- Execute a DirectX9-style loop. There are two instructions marking the beginning and end of the loop. Each instruction takes the address of its paired LOOP\_START and LOOP\_END instructions. A loop reads from one of 32 constants to get the loop count, initial index value, and index increment value. Loops can be nested.
- Execute a DirectX10-style loop. There are two instructions marking the beginning and end of the loop. Each instruction takes an address of its paired LOOP\_START and LOOP\_END instructions. Loops can be nested.
- Execute a repeat loop (one that does not maintain a loop index). Repeat loops are implemented with the LOOP\_START\_NO\_AL and LOOP\_END instructions. These loops can be nested.
- Break out of the innermost loop. LOOP\_BREAK instructions take an address to the corresponding LOOP\_END instruction. LOOP\_BREAK instructions can be conditional (executing only for pixels that satisfy a break condition).
- Continue a loop, starting with the next iteration of the innermost loop. LOOP\_CONTINUE instructions take an address to the corresponding LOOP\_END instruction. LOOP CONTINUE instructions can be conditional.
- Execute a subroutine CALL or RETURN. A CALL takes a jump address. A RETURN never takes an address; it returns to the address at the top of the

stack. Calls can be conditional (only pixels satisfying a condition perform the instruction). Calls can be nested.

- Call the fetch subroutine (FS). The address field in a TC control-flow instruction is unused
- Jump to a specified address in the control-flow program. A JUMP instruction can be conditional or unconditional.
- Perform manipulations on the current active mask for flow control (for example: executing an ELSE instruction, saving and restoring the active mask on the stack).
- Allocate data-storage space in a buffer and import (read) or export (write) addresses or data.
- Signal that the geometry shader (GS) has finished exporting a vertex, and optionally the end of a primitive strip.
- Synchronize with other wavefronts (global wave sync).
- Send an interrupt to the host
- Raise or lower the priority of the wavefront.
- Deallocate LDS space.
- End the kernel.

The end of the CF program is marked by the CF\_INST\_END instruction. The CF program terminates after the end of this instruction, regardless of whether the instruction is conditionally executed.

# 3.1 CF Microcode Encoding

The microcode formats and all of their fields are described in Chapter 9, "Microcode Formats." An overview of the encoding is given below. The following instruction-related terms are used throughout the remainder of this document:

- Microcode Format—An encoding format whose fields specify instructions and associated parameters. Microcode formats are used in sets of two or four 32bit doublewords (dwords). For example, the two mnemonics, CF\_WORD[0,1] indicate a microcode-format pair, CF\_WORD0 and CF\_WORD1, described in Section 9.1, "Control Flow (CF) Instructions," page 9-3.
- Instruction—A computing function specified by the CF\_INST field of a microcode format. For example, the mnemonic CF\_INST\_JUMP is an instruction specified by the CF\_WORD[0,1] microcode-format pair. All instructions have the \_INST\_ string in their mnemonic; for example, CF instructions have a CF\_INST\_ prefix. The instructions are listed in the Description columns of the microcode-format field tables in Chapter 9. In the remainder of this document, the CF\_INST\_ prefix is omitted when referring to instructions, except in passages for which the prefix adds clarity.
- *Opcode*—The numeric value of the CF\_INST field of an instruction. For example, the opcode for the JUMP instruction is decimal 16 (0x10).

 Parameter—An address, index value, operand size, condition, or other attribute required by an instruction and specified as part of it. For example, CF\_COND\_ACTIVE (condition test passes for active pixels) is a field of the JUMP instruction.

The doubleword layouts in memory for CF microcode encodings are shown below, where +0 and +4 indicate the relative byte offset of the doublewords in memory, {BUF, SWIZ} indicates a choice between the strings BUF and SWIZ, and LSB indicates the least-significant (low-order) byte.

 CF microcode instructions that initiate ALU clauses use the following memory layout.

| 31 | 24 23 | 16 15        | 8 7   | 0  |
|----|-------|--------------|-------|----|
|    |       | CF_ALU_WORD1 |       | +4 |
|    |       | CF_ALU_WORD0 |       | +0 |
|    |       |              | < LSE | 3> |

 CF microcode instructions that reserve storage space in an input or output buffer, write data from GPRs into an output buffer, or read data from an input buffer into GPRs use the following memory layout.



All other CF microcode encodings use the following memory layout.

| 31 | 24 23 | 16 15    | 8 7  | 0   |
|----|-------|----------|------|-----|
|    |       | CF_WORD1 |      | +4  |
|    |       | CF_WORD0 |      | +0  |
| L  |       |          | < LS | SB> |

# 3.2 Summary of Fields in CF Microcode Formats

Table 3.1 summarizes the fields in various CF microcode formats and indicate which fields are used by the different instruction types. Each column represents a type of CF instruction. The fields in this table have the following meanings.

• Yes—The field is present in the microcode format and required by the instruction.

Summary of Fields in CF Microcode Formats Copyright © 2011 Advanced Micro Devices, Inc. All rights reserved.

- *No*—The field is present in the microcode format but ignored by the instruction.
- Blank—The field is not present in the microcode format for that instruction.

For descriptions of the CF fields listed in Table 3.1, see Section 9.1, "Control Flow (CF) Instructions," page 9-3.

Table 3.1 CF Microcode Field Summary

|                    | CF Instruction Type |                                                    |                     |                             |                    |  |  |  |  |
|--------------------|---------------------|----------------------------------------------------|---------------------|-----------------------------|--------------------|--|--|--|--|
| CF Microcode Field | ALU <sup>1</sup>    | Fetch Through Texture<br>Cache Clause <sup>2</sup> | Memory <sup>3</sup> | Branch or Loop <sup>4</sup> | Other <sup>5</sup> |  |  |  |  |
| CF_INST            | Yes                 | Yes                                                | Yes                 | Yes                         | Yes                |  |  |  |  |
| ADDR               | Yes                 | Yes                                                |                     | Note <sup>6</sup>           | No                 |  |  |  |  |
| CF_CONST           |                     | No                                                 |                     | Note <sup>7</sup>           | Yes                |  |  |  |  |
| POP_COUNT          |                     | No                                                 |                     | Note <sup>8</sup>           | No                 |  |  |  |  |
| COND               |                     | No                                                 |                     | Yes                         | No                 |  |  |  |  |
| COUNT <sup>9</sup> | Yes                 | Yes                                                |                     | No                          | No                 |  |  |  |  |
| CALL_COUNT         |                     | No                                                 |                     | Note                        | No                 |  |  |  |  |
| KCACHE_BANK[0,1]   | Yes                 |                                                    |                     |                             |                    |  |  |  |  |
| KCACHE_ADDR[0,1]   | Yes                 |                                                    |                     |                             |                    |  |  |  |  |
| KCACHE_MODE[0,1]   | Yes                 |                                                    |                     |                             |                    |  |  |  |  |
| VALID_PIXEL_MODE   |                     | Yes                                                | Yes                 | Yes                         | Yes                |  |  |  |  |
| WHOLE_QUAD_MODE    | Yes                 | Yes                                                | Yes                 | Yes                         | Yes                |  |  |  |  |
| BARRIER            | Yes                 | Yes                                                | Yes                 | Yes                         | Yes                |  |  |  |  |
| TYPE               |                     |                                                    | Yes                 |                             |                    |  |  |  |  |
| INDEX_GPR          |                     |                                                    | Note <sup>10</sup>  |                             |                    |  |  |  |  |
| ELEM_SIZE          |                     |                                                    | Yes                 |                             |                    |  |  |  |  |
| ARRAY_BASE         |                     |                                                    | Yes                 |                             |                    |  |  |  |  |
| ARRAY_SIZE         |                     |                                                    | Yes                 |                             |                    |  |  |  |  |
| SEL_[X,Y,Z,W]      |                     |                                                    |                     |                             |                    |  |  |  |  |
| COMP_MASK          |                     |                                                    | Note <sup>11</sup>  |                             |                    |  |  |  |  |
| BURST_COUNT        |                     |                                                    | Yes                 |                             |                    |  |  |  |  |
| RW_GPR             |                     |                                                    | Yes                 |                             |                    |  |  |  |  |
| RW_REL             |                     |                                                    | Yes                 |                             |                    |  |  |  |  |

1. CF ALU instructions contain the string CF INST ALU .

2. CF fetch via texture cache instructions contain the string TC.

3. CF memory instructions contain the string CF\_INST\_MEM\_.

4. CF branch or loop instructions include LOOP\*, PUSH\*, POP\*, CALL\*, RETURN\*, JUMP, and ELSE.

5. CF other instructions include NOP, EMIT\_VERTEX, EMIT\_CUT\_VERTEX, CUT\_VERTEX, and KILL.

6. Some flow control instructions accept an address for another CF instruction.

7. Required if COND refers to the boolean constant, and for loop instructions that use DirectX9-style loop indexes.

8. Used by CF instructions that pop the stack. Not available to ALU clause instructions that pop the stack (see the ALU instructions for similar control).

9. COUNT has three uses: a) Call instructions use it as a 'call-count.' b) EMIT/EMITCUT/CUT uses it to mean 'stream-id.' c) ALU/TC clauses use it to indicate clause length.

10. INDEX\_GPR is used if the TYPE field indicates an indexed write.

Summary of Fields in CF Microcode Formats Copyright © 2011 Advanced Micro Devices, Inc. All rights reserved. 11. COMP\_MASK is used if the TYPE field indicates a write operation.

The following fields are available in most of the CF microcode formats.

- BARRIER This expresses dependencies between instructions and allows parallel execution. If the this bit is set, all prior instructions complete before the current instruction begins. If this bit is cleared, the current instruction can co-issue with other instructions. Instructions of the same clause type never co-issue; however, instructions in a fetch through a texture cache clause and an ALU clause can co-issue if this bit is cleared. If in doubt, set this bit; results are identical whether it is set or not, but using it only when required can increase program performance.
- VALID\_PIXEL\_MODE If set, instructions in the clause are executed as if invalid pixels were inactive. This field is the complement to the WHOLE\_QUAD\_MODE field. Set only WHOLE\_QUAD\_MODE <u>or</u> VALID\_PIXEL\_MODE at any one time.
- WHOLE\_QUAD\_MODE If set, instructions in the clause are executed as if all pixels were active and valid. This field is the complement to the VALID\_PIXEL\_MODE field. Set only WHOLE\_QUAD\_MODE <u>or</u> VALID\_PIXEL\_MODE at any one time.

# 3.3 Clause-Initiation Instructions

Table 3.2 shows the clause-initiation instructions for the three types of clauses that can be used in a program. Every clause-initiation instruction contains in its microcode format an address field, ADDR (ignored for vertex clauses), that specifies the beginning of the clause in memory. ADDR specifies a quadword (64-bit) aligned address. Table 3.2 describes the alignment restrictions for clause-initiation instructions. ADDR is relative to the program base (configured in the PGM\_START\_\* register by the host). There is also a COUNT field in the CF\_WORD1 microcode format that indicates the size of the clause. The interpretation of COUNT is specific to the type of clause being executed, as shown in Table 3.2. The actual value stored in the COUNT field is the number of slots or instructions to execute, minus one.

| Table 3.2 | Types of Clause-Initiation Instructions |
|-----------|-----------------------------------------|
|-----------|-----------------------------------------|

| Clause Type                 | CF<br>Instructions | COUNT<br>Meaning                 | COUNT<br>Range | ADDR Alignment<br>Restriction           |
|-----------------------------|--------------------|----------------------------------|----------------|-----------------------------------------|
| ALU                         | ALU* <sup>1</sup>  | Number of ALU slots <sup>2</sup> | [1, 128]       | Varies (64-bit alignment is sufficient) |
| Fetch through Texture Cache | TC <sup>3</sup>    | Number of instructions           | [1, 16]        | Double quadword (128-bit)               |

1. These instructions use the CF\_ALU\_WORD [0,1] microcode formats, described in Section 9.1 on page 9-3.

2. See Section 4.3, "ALU Instruction Slots and Instruction Groups," page 4-3, for a description of ALU slots.

3. These instructions use the CF\_WORD[0,1] microcode formats, described in Section 9.1 on page 9-3.

## 3.3.1 ALU Clause Initiation

ALU\* control-flow instructions<sup>1</sup> (such as ALU, ALU\_BREAK, ALU\_POP\_AFTER, etc.) initiate an ALU clause. ALU clauses can contain OP2\_INST\_PRED\_SET\* instructions (abbreviated PRED\_SET\* instructions in this manual) that set new predicate bits for the processor's control logic. The ALU control-flow instructions control how the predicates are applied for subsequent flow control.

ALU\* control-flow instructions are encoded using the ALU\_WORD [0,1] microcode formats, described in Section 9.1 on page 9-3. The ALU instructions within an ALU clause are described in Chapter 4, "ALU Clauses," and Section 9.2, "ALU Instructions," page 9-23.

ALU\* control-flow instructions support locking up to four pages in the constant registers. The KCACHE\_\* fields control constant-cache locking for this ALU clause; the clause does not begin execution until all pages are locked, and the locks are held until the clause completes. There are two banks of 16 constants available for KCACHE locking; once locked, the constants are available within the ALU clause using special selects. See Section 4.6.4, "ALU Constants," page 4-7, for more about ALU constants.

## 3.3.2 Texture Cache Clause Initiation and Execution

The TC control-flow instruction initiates a fetch through a texture cache clause or a constant-fetch clause, starting at the double-quadword-aligned (128-bit) offset in the ADDR field and containing COUNT + 1 instructions. There is only one instruction for a fetch through a texture cache clause, and there are no special fields in the instruction for texture clause execution.

The TC control-flow instruction is encoded using the  $CF_WORD[0,1]$  microcode formats, which are described in Section 9.1 on page 9-3. The instructions for a fetch through the texture cache clause are described in Chapter 5, "Texture Cache Clauses," and Section 9.4, "Texture Fetch Instruction Formats," page 9-58.

# 3.4 Import and Export Instructions

Importing means reading data from an input buffer (a scratch buffer, or ring buffer) to GPRs. Exporting means writing data from GPRs to an output buffer (a scratch buffer, ring buffer, or stream buffer), or writing an address for data inputs from a scratch buffer.

Exporting is done using the CF\_ALLOC\_EXPORT\_WORD0 and CF\_ALLOC\_EXPORT\_WORD1\_{BUF, SWIZ} microcode formats. Two instructions, EXPORT and EXPORT\_DONE, are used for normal pixel, position, and parameter-cache imports and exports. Importing is done using memory-read clauses (MEM\*).

<sup>1.</sup> An asterisk (\*) after a mnemonic string indicates that there are additional characters in the string that define variants.

## 3.4.1 Normal Exports (Pixel, Position, Parameter Cache)

Most exports from a vertex shader (VS) and a pixel shader (PS) use the EXPORT and EXPORT\_DONE instructions. The last export of a particular type (pixel, position, or parameter) uses the EXPORT\_DONE instruction to signal hardware that the wavefront is finished with output for that type. These import and export instructions can use the CF\_ALLOC\_EXPORT\_WORD1\_SWIZ microcode format, which provides optional swizzles for the outputs. These instructions can be used only by VS and PS threads; GS and DC threads must use one of the memory export instructions, MEM\*.

Software indicates the type of export to perform by setting the TYPE field of the CF ALLOC EXPORT WORDO microcode format equal to one of the following values:

- EXPORT\_PIXEL Pixel value output (from PS shaders). Send the output to the pixel cache.
- EXPORT\_POS Position output (from VS shaders). Send the output to the position buffer.
- EXPORT\_PARAM Parameter cache output (from VS shaders). Send the output to the parameter cache.

The RW\_GPR and RW\_REL fields indicate the GPR address (first\_gpr) from which to read the first value or to which to write the first value (the GPR address can be relative to the loop index (aL). The value BURST\_COUNT + 1 is the number of GPR outputs being written (the BURST\_COUNT field stores the actual number minus one). The *N*th export value is read from GPR (first\_gpr + N). The ARRAY\_BASE field specifies the export destination of the first export and can take on one of the values shown in Table 3.3, depending on the TYPE field. The value increments by one for each successive export.

| Table 3.3 | Possible ARRAY_BASE Values |  |
|-----------|----------------------------|--|
|           |                            |  |

. \_ \_ . . . \_ . . \_ . . .

|              | ARRAY_BASE |                   |                                                    |
|--------------|------------|-------------------|----------------------------------------------------|
| TYPE         | Field      | Mnemonic          | Interpretation                                     |
|              | 7:0        | CF_PIXEL_MRT[7,0] | Frame Buffer multiple render target (MRT), no fog. |
| EXPORT_PIXEL | 61         | CF_PIXEL_Z        | Computed Z.                                        |
| EXPORT_POS   | 63:60      | CF_POS_[3,0]      | Position index of first export.                    |
| EXPORT_PARAM | 31:0       |                   | Parameter index of first export.                   |

Each memory write may be swizzled with the fields  $SEL_{[X, Y, Z, W]}$ . To disable writing an element, write  $SEL_{[X, Y, Z, W]} = SEL_{MASK}$ .

## 3.4.2 Memory Writes

All memory writes use one of the following instructions:

• MEM\_SCRATCH — Scratch buffer.

- MEM\_STREAM[0,3] Stream buffer, for DirectX10 compliance, used by VS output for up to four streams.
- MEM RING Ring buffer, used for DC and GS output.
- MEM EXPORT Scatter writes.

These instructions always use the CF\_ALLOC\_EXPORT\_WORD1\_BUF microcode format, which provides an array size for indexed operations and an element mask for writes (there is no element mask for reads from memory). No arbitrary swizzle is available; any swizzling must be done in an ALU clause. These instructions can be used by any program type.

There is one scratch buffer available for writes per program type (four scratch buffers in total). Stream buffers are available only to VS programs; ring buffers are available to GS, DC, and PS programs, and to VS programs when no GS and DC are present. Pixel-shader frame buffers use the ring buffer (MEM RING).

The operation performed by these instructions is modified by the TYPE field, which can be one of the following:

- EXPORT WRITE Write to buffer.
- EXPORT\_WRITE\_IND Write to buffer, using offset supplied by INDEX\_GPR.

The RW\_GPR and RW\_REL fields indicate the GPR address (FIRST\_GPR) to write the first value to (the GPR address can be relative to the loop register). The value (BURST\_COUNT + 1) \* (ELEM\_SIZE + 1) is the number of doubleword outputs being written. The BURST\_COUNT and ELEM\_SIZE fields store the actual number minus one. ELEM\_SIZE must be 3 (representing four doublewords) for scratch buffers, and ELEM\_SIZE = 0 (doubleword) is intended for stream-out and ring buffers.

The memory address is based on the value in the ARRAY\_BASE field (see Table 3.3, on page 3-7). If the TYPE field is set to EXPORT\_\*\_IND (use\_index == 1), the value contained in the register specified by the INDEX\_GPR field, multiplied by (ELEM\_SIZE + 1), is added to this base. The final equation for the first address in memory to write to (in doublewords) is:

first\_mem = (ARRAY\_BASE + use\_index \* GPR[INDEX\_GPR]) \* (ELEM\_SIZE + 1)

The ARRAY\_SIZE field specifies a point at which the burst is clamped; no memory is written past (ARRAY\_BASE + ARRAY\_SIZE) \* (ELEM\_SIZE + 1) doublewords. The exact units of ARRAY\_BASE and ARRAY\_SIZE differ depending on the memory type; for scratch buffers, both are in units of four doublewords (128 bits); for stream and ring buffers, both are in units of one doubleword (32 bits).

Indexed GPRs can stray out of bounds. If the index takes a GPR address out of bounds, then the rules specified for ALU GPR writes apply. See Section 4.6.3, "Out-of-Bounds Addresses," page 4-6.

The AMD HD 6900 series of GPUs supports a general memory export in which shader threads can write to arbitrary addresses within a specified memory range. This allows array-based and scatter access to memory. All threads share a

Import and Export Instructions Copyright © 2011 Advanced Micro Devices, Inc. All rights reserved. common memory buffer, and there is no synchronization or ordering of writes between threads. A thread can read data that it has written and be guaranteed that previous writes from this thread have completed; however, a flush must take place before reading data from the memory-export area that another thread has written. Exports can only be written to a linear memory buffer (no tiling).

Each thread is responsible for determining the addresses it accesses.

The MEM\_EXPORT instruction outputs data along with a unique dword address per pixel from a GPR, plus the global export-memory base address. Data is from one to four dwords.

## 3.4.3 Memory Reads

All memory reads use one of the following instructions:

- MEM SCRATCH Scratch buffer.
- MEM EXPORT Gather reads.

There is an element mask for reads from memory. Arbitrary swizzle is available. These instructions can be used by any program type.

There is one scratch buffer available for reads per program type (four scratch buffers in total).

The operation performed by these instructions is modified by the INDEXED field, which can be one of the following:

- INDEXED = 0 Read from buffer.
- INDEXED = 1 Read from buffer using offset supplied by SRC\_GPR.

The DST\_GPR and DST\_REL fields indicate the GPR address (FIRST\_GPR) to read the first value from (the GPR address can be relative to the loop register).

The memory address is based on the value in the ARRAY\_BASE field (see Table 3.3, on page 3-7). If the INDEXED field is set, the value contained in the register specified by the SRC\_GPR field, multiplied by (ELEM\_SIZE + 1), is added to this base. The final equation for the first address in memory to read from (in doublewords) is:

```
first_mem = (ARRAY_BASE + use_index * GPR[INDEX_GPR]) * (ELEM_SIZE + 1)
```

The ARRAY\_SIZE field specifies a point at which the burst is clamped; no memory is read past (ARRAY\_BASE + ARRAY\_SIZE) \* (ELEM\_SIZE + 1) doublewords. The exact units of ARRAY\_BASE and ARRAY\_SIZE differ depending on the memory type; for scratch buffers, both are in units of four doublewords (128 bits); for stream and ring buffers, both are in units of one doubleword (32 bits).

Indexed GPRs can stray out of bounds. If the index takes a GPR address out of bounds, then the rules specified for ALU GPR reads apply, except for a memory read in which the result is written to GPR0. See Section 4.6.3, "Out-of-Bounds Addresses," page 4-6.

### AMD HD 6900 Series Technology

The AMD HD 6900 series supports a general memory export (read and write) in which shader threads can read from, and write to, arbitrary addresses within a specified memory range. This allows array-based and scatter access to memory. All threads share a common memory buffer, and there is no synchronization or ordering of writes between threads. A thread can read data that it has written and be guaranteed that previous writes from this thread have completed; however, a flush must take place before reading data from the memory-export area to which another thread has written.

Each thread is responsible for determining the addresses it accesses.

# 3.5 Synchronization with Other Blocks

Three instructions, EMIT\_VERTEX, EMIT\_CUT\_VERTEX, and CUT\_VERTEX, notify the processor's primitive-handling blocks that new vertices are complete or primitives finished. These instructions typically follow the corresponding export operation that produces a new vertex:

- EMIT VERTEX indicates that a vertex has been exported.
- EMIT\_CUT\_VERTEX indicates that a vertex has been exported and that the primitive has been cut after the vertex.
- CUT\_VERTEX indicates that the primitive has been cut, but does not indicate a vertex has been exported by itself.

These instructions use the CF\_WORD[0,1] microcode formats and can be executed only by a GS program; they are invalid in other programs.

# 3.6 Conditional Execution

The remaining CF instructions include conditional execution and manipulation of the branch-loop states. The following subsections describes how conditional executions operate and describe the specific instructions.

## 3.6.1 Valid and Active Masks

Every element in the three bits that specify its state associated can be manipulated by a program.

- a one-bit *valid mask* and a 2-bit *per-pixel state*. The *valid mask* is set for any pixel that is covered by the original primitive and has not been killed by an ALU KILL operation.
- a two-bit *per-pixel state* that reflects the pixel's active status as conditional instructions are executed; it can take on the following states:
  - Active: The pixel is currently executing.
  - Inactive-branch: The pixel is inactive due to a branch (ALU PRED\_SET\*) instruction.

- Inactive-continue: The pixel is inactive due to a ALU\_CONTINUE instruction inside a loop.
- *Inactive-break*: The pixel is inactive due to a ALU\_BREAK instruction inside a loop.

Once the valid mask is cleared, it can not be restored. The per-pixel state can change during the lifetime of the program in response to conditional-execution instructions. Pixels that are invalid at the beginning of the program are put in one of the inactive states and do not normally execute (but they can be explicitly enabled, see below). Pixels that are killed during the program maintain their current active state (but they can be explicitly disabled, see below).

Branch-loop instructions can push the current pixel state onto the stack. This information is used to restore the pixel state when leaving a loop or conditional instruction block. CF instructions allow conditional execution in one of the following ways:

- Perform a *condition test* for each pixel based on current processor state:
  - The condition test determines which pixels execute the current instruction, and per-pixel state is unmodified, or
  - The per-pixel state is modified; pixels that pass the condition test are put into the active state, and pixels that fail the condition test are put into one of the inactive states, or
  - If at least one pixel passes, push the current per-pixel state onto the stack, then modify the per-pixel state based on the results of the test. If all pixels fail the test, jump to a new location. Some instructions can also pop the stack multiple times and change the per-pixel state to the result of the last pop; otherwise, the per-pixel state is left unmodified.
- Pop per-pixel state from the stack, replacing the current per-pixel state with the result of the last pop. Then, perform a *condition test* for each pixel based on the new state. Update the per-pixel state again based on the results of the test.

The condition test is computed on each pixel based on the current per-pixel state and, optionally, the valid mask. Instructions can execute in *whole quad mode* or *valid pixel mode*, which include the current valid mask in the condition test. This is controlled with the WHOLE\_QUAD\_MODE and VALID\_PIXEL\_MODE bits in the CF microcode formats, as described in the section immediately below. The condition test can also include the per-pixel state and a boolean constant, controlled by the COND field.

## 3.6.2 WHOLE QUAD MODE and VALID PIXEL MODE

A *quad* is a set of four pixels arranged in a 2-by-2 array, such as the pixels representing the four vertices of a quadrilateral. The *whole quad mode* accommodates instructions in which the result can be used by a gradient operation. Any instruction with the WHOLE\_QUAD\_MODE bit set begins execution as if all pixels were active. This takes effect before a condition specified in the COND

#### AMD HD 6900 Series Technology

field is applied (if available). For most CF instructions, it does not affect the active mask; inactive pixels return to their inactive state at the end of the instruction. Some branch-loop instructions that update the active mask reactivate pixels that were previously disabled by flow control or invalidation. These parameters assert whole quad mode for multiple CF instructions without setting the WHOLE\_QUAD\_MODE bit every time. Details for the relevant branch-loop instructions are described in Section 3.7, "Branch and Loop Instructions," page 3-15. In general, instructions that can compute a value used in a gradient computation are executed in whole quad mode. All CF instructions support this mode.

In certain cases during whole quad mode, it can be useful to deactivate invalid pixels. This can occur in two cases:

- The program is in whole quad mode, computing a gradient. Related information not involved in the gradient calculation must be computed. As an optimization, the related information can be calculated without completely leaving whole quad mode by deactivating the invalid pixels.
- The ALU executes a KILL instruction. Killed pixels remain active because the processor does not know if the pixels are currently being used to compute a result that is used in a gradient calculation. If the recently invalidated pixels are not used in a gradient calculation, they can be deactivated.

Invalid pixels can be deactivated by entering *valid pixel mode*. Any instruction with the VALID\_PIXEL\_MODE bit set begins execution as if all invalid pixels were inactive. This takes effect before a condition specified in the COND field is applied (if available). For most CF instructions, it does not affect the active mask; however, as in whole quad mode, it influences the active mask for branch-loop instructions that update the active mask. These instructions can be used to permanently disable pixels that were recently activated. Valid pixel mode normally is not used to exit whole quad mode; whole quad mode normally is exited automatically when reaching the end of scope for the branch-loop instruction that began in whole quad mode.

Instructions using the CF\_WORD[0,1] or the CF\_ALLOC\_EXPORT\_WORD[0,1] microcode formats have VALID\_PIXEL\_MODE fields. ALU clause instructions behave as if the VALID\_PIXEL\_MODE bit were cleared. Valid pixel mode is not the default mode; normal programs that do not contain gradient operations clear the VALID\_PIXEL\_MODE bit. The valid pixel mode is used only to deactivate pixels invalidated by a KILL instruction and to temporarily inhibit the effects of whole quad mode. Do not set both the WHOLE\_QUAD\_MODE bit and VALID\_PIXEL\_MODE bit.

Branch-loop instructions that pop from the stack interpret the valid pixel mode differently. If the mode is set on an instruction that pops the stack, invalid pixels are deactivated after the active mask is restored from the stack. This can make the effect of the valid pixel mode permanent for a killed pixel that is executed inside a conditional branch. By default, the per-pixel active state is overwritten with the stack contents on each pop, without regard for the current active state; however, when VALID\_PIXEL\_MODE is set, the invalid pixels are deactivated even though they were active going into the conditional scope.

## 3.6.3 The Condition (COND) Field

Instructions that use the  $CF_WORD[0,1]$  microcode formats have a COND field that lets them be conditionally executed. The COND field can have one of the following values:

- CF\_COND\_ACTIVE Pixel currently active. Non-branch-loop instructions can use only this setting.
- CF\_COND\_BOOL Pixel currently active, and the boolean referenced by CF CONST is one.
- CF\_COND\_NOT\_BOOL Pixel currently active, and the boolean referenced by CF\_CONST is zero.

For most CF instructions, COND is used only to determine which pixels are executing that particular instruction; the result of the test is discarded after the instruction completes. Branch-loop instructions that manipulate the active state can use the result of the test to update the new active mask; these cases are described below. Non-branch-loop instructions can use only the CF\_COND\_ACTIVE setting. Generally, branch-loop instructions that push pixel state onto the stack push the original pixel state before beginning the instruction, and use the result of COND to write the new active state. Some instructions that pop from the stack can pop the stack first, then evaluate the condition code, and update the per-pixel state based on the result of the pop and the condition code.

Instructions that do not have a COND field behave as if CF\_COND\_ACTIVE were used. ALU clauses do not have a COND field; they execute pixels based on the current active mask. ALU clauses can update the active mask using PRED\_SET\* instructions, but changes to the active mask are not observed for the remainder of the ALU clause (however, the clause can use the predicate bits to observe the effect). Changes to the active mask from the ALU take effect at the beginning of the next CF instruction.

## 3.6.4 Computation of Condition Tests

The COND, WHOLE\_QUAD\_MODE, and VALID\_PIXEL\_MODE fields combine to form the condition test results shown in Table 3.4.

| COND             | Default                                                                        | WHOLE_QUAD_MODE                                                               | VALID_PIXEL_MODE                                                                                        |
|------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| CF_COND_ACTIVE   | True if and only if pixel is active.                                           | True if and only if quad con-<br>tains active pixel.                          | True if and only if pixel is both active and valid.                                                     |
| CF_COND_BOOL     | True if and only if pixel is active and boolean referenced by CF_CONST is one. | True if quad contains active pixel and boolean referenced by CF_CONST is one. | True if and only if pixel is<br>both active and valid, and<br>boolean referenced by<br>CF_CONST is one. |
| CF_COND_NOT_BOOL | True if and only if pixel is active and boolean referenced by CF_CONST is one. | True if quad contains active pixel and boolean referenced by CF_CONST is one. | True if and only if pixel is<br>both active and valid, and<br>boolean referenced by<br>CF_CONST is one. |

## Table 3.4 Condition Tests

### AMD HD 6900 Series Technology

The following steps indicate how the per-pixel state can be updated during a CF instruction that does not unconditionally pop the stack:

- 1. Evaluate the condition test for each pixel using current state, COND, WHOLE QUAD MODE, and VALID PIXEL MODE.
- 2. Execute the CF instruction for pixels passing the condition test.
- 3. If the CF instruction is a PUSH, push the per-pixel active state onto the stack before updating the state.
- 4. If the CF instruction updates the per-pixel state, update the per-pixel state using the results of condition test.

ALU clauses that contain multiple PRED\_SET\* instructions can perform some of these operations more than once. Such clause instructions push the stack once per PRED\_SET\* operation.

The following steps loosely illustrate how the active mask (per-pixel state) can be updated during a CF instruction that pops the stack. These steps only apply to instructions that unconditionally pop the stack; instructions that can jump or pop if all pixels fail the condition test do not use these steps:

- 1. Pop the per-pixel state from the stack (can pop zero or more times). Change the per-pixel state to the result of the last POP.
- 2. Evaluate the condition test for each pixel using new state, COND, WHOLE\_QUAD\_MODE, and VALID\_PIXEL\_MODE.
- 3. Update the per-pixel state again using results of condition test.

## 3.6.5 Stack Allocation

Each program type has a stack for maintaining branch and other program states. The maximum number of available stack entries is controlled by a host-written register or by the hardware implementation of the processor. The minimum number of stack entries required to correctly execute a program is determined by the deepest control-flow instruction.

Each stack entry contains a number of subentries. The number of subentries per stack entry varies, based on the physical work-group width of the processor. If a processor that supports 64 thread groups per program type is configured logically to use only 48 thread groups per program type, the stack requirement for a 64-item processor still applies. Table 3.5 shows the number of subentries per stack entry, based on the physical thread-group width of the processor.

### Table 3.5Stack Subentries

|                      | Pł | Physical Thread-Group Width of Processor |    |    |  |  |  |
|----------------------|----|------------------------------------------|----|----|--|--|--|
|                      | 16 | 32                                       | 48 | 64 |  |  |  |
| Subentries per Entry | 8  | 8                                        | 4  | 4  |  |  |  |

### AMD HD 6900 SERIES TECHNOLOGY

The CALL\*, LOOP\_START\*, and PUSH\* instructions each consume a certain number of stack entries or subentries. These entries are released when the corresponding POP, LOOP\_END, or RETURN instruction is executed. The additional stack space required by each of these flow-control instructions is described in Table 3.6.

|                                                                            | Stack Usage per Physical Thread-Group<br>Width |                 |                 | Stack Usage p   |                                                                                                                                   |  |
|----------------------------------------------------------------------------|------------------------------------------------|-----------------|-----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------|--|
| Instruction                                                                | 16                                             | 32              | 48              | 64              | Comments                                                                                                                          |  |
| PUSH, PUSH_ELSE when<br>whole quad mode is not<br>set, and ALU_PUSH_BEFORE | one<br>subentry                                | one<br>subentry | one<br>subentry | one<br>subentry | If a PUSH instruction is invoked, two<br>subentries on the stack must be<br>reserved to hold the current active<br>(valid) masks. |  |
| PUSH, PUSH_ELSE when whole quad mode is set                                | one entry                                      | one entry       | one entry       | one entry       |                                                                                                                                   |  |
| LOOP_START*                                                                | one entry                                      | one entry       | one entry       | one entry       |                                                                                                                                   |  |
| CALL, CALL_FS                                                              | two<br>subentries                              | one<br>subentry | one<br>subentry | one<br>subentry | A 16-bit-wide processor needs two<br>subentries because the program<br>counter has more than 16 bits.                             |  |

## Table 3.6 Stack Space Required for Flow-Control Instructions

At any point during the execution of a program, if A is the total number of full entries in use, and B is the total number of subentries in use, then STACK\_SIZE is calculated by:

A + B / (# of subentries per entry) <= STACK\_SIZE

# 3.7 Branch and Loop Instructions

Several CF instructions handle conditional execution (branching), looping, and subroutine calls. These instructions use the CF\_WORD[0,1] microcode formats and are available to all thread types. The branch-loop instructions are listed in Table 3.7, along with a summary of their operations. The instructions listed in this table implicitly begin with CF\_INST\_.

| Table 3.7 | Branch-Loop | Instructions |
|-----------|-------------|--------------|
|-----------|-------------|--------------|

| Instruction                                       | Condition<br>Test<br>Computed                                 | Push                                                           | Рор                                                        | Jump                                                    | Description                                                                                                                                                                                                                                                                                  |
|---------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PUSH                                              | Yes, before<br>push.                                          | Yes, if a<br>pixel<br>passes<br>test.                          | Yes, if all<br>pixels fail<br>test.                        | Yes, if all<br>pixels fail<br>test.                     | If all pixels fail the condition test, pop<br>POP_COUNT entries from the stack, and<br>jump to the jump address; otherwise,<br>push per-pixel state (active mask) onto<br>stack. After the push, active pixels that<br>failed the condition test transition to the<br>inactive-branch state. |
| PUSH_ELSE                                         | Yes, before<br>push.                                          | Yes,<br>always.                                                | No.                                                        | Yes, if all<br>pixels fail<br>test.                     | Push current per-pixel state (active mask) onto the stack, and compute new active mask. The instruction implement the ELSE part of a higher-level IF statement.                                                                                                                              |
| POP                                               | Yes, before<br>pop.                                           | No.                                                            | Yes.                                                       | Yes                                                     | Pop POP_COUNT entries from the stack.<br>Also, jump if condition test fails for all<br>pixels.                                                                                                                                                                                               |
| PUSH_WQM                                          | Yes, before<br>push.                                          | Yes, if a<br>pixel<br>passes<br>test.                          | Yes, if all<br>pixels fail<br>test.                        | Yes, if all<br>pixels fail<br>test.                     | PUSH, then apply whole quad mode to the active mask.                                                                                                                                                                                                                                         |
| POP_WQM                                           | Yes, before<br>pop.                                           | No.                                                            | Yes.                                                       | Yes, if no<br>pixels are<br>enabled<br>after pop.       | Pop, then apply whole quad mode to the active mask.                                                                                                                                                                                                                                          |
| ELSE_WQM                                          | Yes, after<br>ELSE.                                           | No.                                                            | Yes, if no<br>pixels<br>remain<br>active.                  | Yes, if all<br>pixels are<br>inactive<br>after<br>ELSE. | ELSE, then apply whole quad mode to the active mask.                                                                                                                                                                                                                                         |
| JUMP_ANY                                          | At beginning.                                                 | No.                                                            | Yes, if all<br>pixels fail<br>test.                        | Yes, if all<br>pixels fail<br>test.                     | Jump to ADDR unless all pixels fail the condition test.                                                                                                                                                                                                                                      |
| REACTIVATE                                        | No.                                                           | No.                                                            | No.                                                        | No.                                                     | Reactivate all valid work-items on the top of the branch stack. Do not do this inside a loop or WQM-frame.                                                                                                                                                                                   |
| REACTIVATE_WQM                                    | No.                                                           | No.                                                            | No.                                                        | No.                                                     | Reactivate and apply whole quad mode.<br>Do not do this inside a loop or WQM-<br>frame.                                                                                                                                                                                                      |
| LOOP_START<br>LOOP_START_NO_AL<br>LOOP_START_DX10 | At beginning.<br>All pixels fail if<br>loop count is<br>zero. | Yes, if a<br>pixel<br>passes<br>test.<br>Pushes<br>loop state. | Yes, if all<br>pixels fail<br>test.                        | Yes, if all<br>pixels fail<br>test.                     | Begin a loop. Failing pixels go to inac-<br>tive-break.                                                                                                                                                                                                                                      |
| LOOP_END                                          | At beginning.<br>All pixels fail if<br>loop count is<br>one.  | No.                                                            | Yes, if all<br>pixels fail<br>test. Pops<br>loop<br>state. | Yes, if<br>any pixel<br><i>passes</i><br>test.          | End a loop. Pixels that have not explic-<br>itly broken out of the loop are<br>reactivated. Exits loop if all pixels fail<br>condition test.                                                                                                                                                 |

| Table 3.7 | Branch-Loop | Instructions | (Cont.) |
|-----------|-------------|--------------|---------|
|-----------|-------------|--------------|---------|

| Instruction         | Condition<br>Test<br>Computed | Push                                                        | Рор                                                        | Jump                                             | Description                                                                                                                                                                                     |
|---------------------|-------------------------------|-------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LOOP_CONTINUE       | At beginning.                 | No.                                                         | Yes, if all<br>pixels<br>done with<br>iteration.           | Yes, if all<br>pixels<br>done with<br>iteration. | Pixels passing test go to inactive-con-<br>tinue. In the event of a jump, the stack<br>is popped back to the original level at<br>the beginning of the loop; the POP_COUNT<br>field is ignored. |
| LOOP_BREAK          | At beginning.                 | No.                                                         | Yes, if all<br>pixels<br>done with<br>iteration.           | pixels                                           | Pixels passing test go to inactive-break.<br>In the event of a jump, the stack is<br>popped back to the original level at the<br>beginning of the loop; the POP_COUNT<br>field is ignored.      |
| JUMP                | At beginning.                 | No.                                                         | Yes, if all<br>pixels fail<br>test.                        | Yes, if all<br>pixels fail<br>test.              | Jump to ADDR if all pixels fail the condition test.                                                                                                                                             |
| ELSE                | After last pop.               | No.                                                         | Yes.                                                       |                                                  | Pop the stack, then invert status of active or inactive-branch pixels that pass conditional test and were active on last PUSH.                                                                  |
| CALL<br>CALL_FS     | After last pop.               | Yes, if a<br>pixel<br>passes<br>test.<br>Pushes<br>address. | Yes.                                                       | Yes, if<br>any pixel<br><i>passes</i><br>test.   | Call a subroutine if any pixel passes the condition test and the maximum call depth limit is not exceeded. POP_COUNT must be zero.                                                              |
| RETURN<br>RETURN_FS | No.                           | No.                                                         | Yes. Pops<br>address<br>from<br>stack if<br>jump<br>taken. | Yes, if all<br>active<br>pixels<br>pass test.    |                                                                                                                                                                                                 |
| ALU                 | No.                           | No.                                                         | No.                                                        | N/A                                              | PRED_SET* with exec mask update puts active pixels in to the inactive-branch state.                                                                                                             |
| ALU_PUSH_BEFORE     | No.                           | Before<br>ALU<br>clause.                                    | No.                                                        | N/A                                              | Equivalent to PUSH; ALU clause.                                                                                                                                                                 |
| ALU_POP_AFTER       | No.                           | No.                                                         | Yes.                                                       | N/A                                              | Equivalent to ALU, POP.                                                                                                                                                                         |
| ALU_POP2_AFTER      |                               |                                                             |                                                            |                                                  | Equivalent to ALU, POP, POP.                                                                                                                                                                    |
| ALU_CONTINUE        | No.                           | No.                                                         | No.                                                        | N/A                                              | Change active pixels masked by ALU to inactive-continue. Equivalent to PUSH, ALU, ELSE, CONTINUE, POP.                                                                                          |
| ALU_BREAK           | No.                           | No.                                                         | No.                                                        | N/A                                              | Change active pixels masked by ALU to inactive-break. Equivalent to PUSH, ALU, ELSE, CONTINUE, POP.                                                                                             |
| ALU_ELSE_AFTER      | No.                           | No.                                                         | Yes.                                                       | N/A                                              | Equivalent to ALU; ELSE.                                                                                                                                                                        |

# 3.7.1 ADDR Field

The address specified in the ADDR field of a CF instruction is a quadword-aligned (64 bit) offset from the base of the program (host-specified PGM\_START\_\*

register). The execution continues from this offset. Branch-loop instructions typically implement conditional jumps, so execution continues either at the next CF instruction, or at the CF instruction located at the ADDR address.

## 3.7.2 Stack Operations and Jumps

Several stack operations are available in the CF instruction set: PUSH, POP, and ELSE. There also is a JUMP instruction that jumps if all pixels fail a condition test.

- PUSH pushes the current per-pixel state from hardware-maintained registers onto the stack, then updates the per-pixel state based on the condition test. If all pixels fail the test, PUSH does not push anything onto the stack; instead, it performs POP\_COUNT number of pops (may be zero), then jumps to a specified address if all pixels fail the test.
- POP pops per-pixel state from the stack to hardware-maintained registers; it pops the POP\_COUNT number of entries (can be zero). POP can apply the condition test to the result of the POP, this is useful for disabling pixels that are killed within a conditional block. To disable such pixels, set the POP instruction's VALID\_PIXEL\_MODE bit, and set the condition to CF\_COND\_ACTIVE. If POP\_COUNT is zero, the POP instruction simply modifies the current per-pixel state based on the result of the condition test. Pop instructions never jump.
- ELSE performs a conceptual else operation. It starts by popping POP\_COUNT entries (can be zero) from the stack. Then, it inverts the sense of active and branch-inactive pixels for pixels that are both active (as of the last surviving PUSH operation) and pass the condition test. The ELSE operation will then jump to the specified address if all pixels are inactive.
- JUMP is used to jump over blocks of code that no pixel wants to execute. JUMP first pops POP\_COUNT entries (may be zero) from the stack. It then applies the condition test to all pixels. If all pixels fail the test, it jumps to the specified address; otherwise, it continues execution on the next instruction.

## 3.7.3 DirectX9 Loops

DirectX9-style loops are implemented with the LOOP\_START and LOOP\_END instructions. Both instructions specify the DirectX9 integer constant using the CF\_CONST microcode field. This field specifies the integer constant to use for the loop's trip count (maximum number of loops), beginning value (loop index initializer), and increment (step). The constant is a host-written vector, and the three loop parameters are stored as three elements of the vector. The COND field also can refer to the CF\_CONST field for its boolean value. It is not be possible to conditionally enter a loop based on a boolean constant unless the boolean constant and integer constant have the same numerical address.

The LOOP\_START instruction jumps to the address specified in the instruction's ADDR field if the initial loop count is zero. Software normally sets the ADDR field to the CF instruction following the matching LOOP\_END instruction. If LOOP\_START does not jump, hardware sets up the internal loop state. Loop-index-relative addressing (as specified by the INDEX\_MODE field of the ALU\_WORD0 microcode

3-18 Branch and Loop Instructions Copyright © 2011 Advanced Micro Devices, Inc. All rights reserved. format) is well-defined only within the loop. If multiple loops are nested, relative addressing refers to the loop register of the innermost loop. The loop register of the next-outer loop is automatically restored when the innermost loop exits.

The LOOP\_END instruction jumps to the address specified in the instruction's ADDR field if the loop count is nonzero after it is decremented, and at least one pixel has not been deactivated by a LOOP\_BREAK instruction. Normally, software sets the ADDR field to the CF instruction following the matching LOOP\_START. The LOOP\_END instruction continues to the next CF instruction when the processor exits the loop.

DirectX9-style break and continue instructions are supported. The LOOP\_BREAK instruction disables all pixels for which the condition test is true. The pixels remain disabled until the innermost loop exits. LOOP\_BREAK jumps to the end of the loop if all pixels have been disabled by this (or a prior) LOOP\_BREAK or LOOP\_CONTINUE instruction. Software normally sets the ADDR field to the address of the matching LOOP\_END instruction. If at least one pixel has not been disabled by LOOP\_BREAK or LOOP\_CONTINUE, execution continues to the next CF instruction.

The LOOP\_CONTINUE instruction disables all pixels for which the condition test is true. The pixels remain disabled until the end of the current iteration of the loop, and are re-activated by the innermost LOOP\_END instruction. The LOOP\_CONTINUE instruction jumps to the end of the loop if all pixels have been disabled by this (or a prior) LOOP\_BREAK or LOOP\_CONTINUE instruction. The ADDR field points to the address of the matching LOOP\_END instruction. If at least one pixel has not been disabled by LOOP\_BREAK or LOOP\_CONTINUE, the program continues to the next CF instruction.

Each instruction can manipulate the stack. LOOP\_START pushes the current perpixel state and the prior loop state onto the stack. If LOOP\_START does not enter the loop, it pops POP\_COUNT entries (may be zero) from the stack, similar to the PUSH instruction when all pixels fail. The LOOP\_END instruction evaluates the condition test at the beginning of the instruction. If all pixels fail the test, the instruction exits the loop. LOOP\_END pops the loop state and one set of the perpixel state from the stack when it exits the loop. It ignores POP\_COUNT. The LOOP\_BREAK and LOOP\_CONTINUE instructions pop the POP\_COUNT entries (may be zero) from the stack if the jump is taken.

# 3.7.4 DirectX10 Loops

DirectX10 loops are implemented with the LOOP\_START\_DX10 and LOOP\_END instructions. The LOOP\_START\_DX10 instruction enters the loop by pushing the stack. The LOOP\_END instruction jumps to the address specified in the ADDR field if at least one pixel has not yet executed a LOOP\_BREAK instruction. The ADDR field points to the CF instruction following the matching LOOP\_START\_DX10 instruction. The LOOP\_END instruction continues to the next CF instruction, at which the processor exits the loop. The LOOP\_BREAK and LOOP\_CONTINUE instructions are allowed in DirectX10-style loops.

Manipulations of the stack are the same for  $LOOP_{START_DX10, END}$  instructions and  $LOOP_{START, END}$  instructions.

## 3.7.5 Repeat Loops

Repeat loops are implemented with the LOOP\_START\_NO\_AL and LOOP\_END instructions. These loops do not push the loop index (aL) onto the stack, nor do they update aL; otherwise, they are identical to LOOP {START, END} instructions.

## 3.7.6 Subroutines

The CALL and RETURN instructions implement subroutine calls and the corresponding returns. For CALL, the ADDR field specifies the address of the first CF instruction in the subroutine. The ADDR field is ignored by the RETURN instruction (the return address is read from the stack). Calls have a nesting depth associated with them that is incremented on each CALL instruction by the CALL\_COUNT field. The nesting depth is restored on a RETURN instruction. If the program exceeds the maximum nesting depth (32) on the subroutine call (current nesting depth + CALL\_COUNT > 32), the call is ignored. Setting CALL\_COUNT to zero prevents the nesting depth from being updated on a subroutine call. Execution of a RETURN instruction when the program is not in a subroutine is illegal.

The CALL\_FS instruction calls a fetch subroutine (FS) whose address is relative to the address specified in a host-configured register. The instruction also activates the fetch-program mode, which affects other operations until the corresponding RETURN instruction is reached. Only a vertex shader (VS) program can call an FS subroutine, as described in Section 2.1, "Program Types," page 2-1.

The CALL and CALL\_FS instructions can be conditional. The subroutine is skipped if and only if all pixels fail the condition test or the nesting depth exceeds 32 after the call. The POP\_COUNT field typically is zero for CALL and CALL\_FS.

## 3.7.7 ALU Branch-Loop Instructions

3-20

Several instructions execute ALU clauses:

- ALU
- ALU\_PUSH\_BEFORE
- ALU\_POP\_AFTER
- ALU\_POP2\_AFTER
- ALU\_ELSE\_AFTER
- ALU\_REACTIVATE\_BEFORE
- ALU\_VALID\_PIXEL\_MODE

The ALU instruction performs no stack operations. It is the most common method of initiating an ALU clause. Each PRED SET\* operation in the ALU clause

manipulates the per-pixel state directly, but no changes to the per-pixel state are visible until the clause completes execution.

The other ALU\* instructions correspond to their CF-instruction counterparts. The ALU\_PUSH\_BEFORE instruction performs a PUSH operation before each PRED\_SET\* in the clause. The ALU\_POP{,2}\_AFTER instructions pop the stack (once or twice) at the end of the ALU clause. The ALU\_ELSE\_AFTER instruction pops the stack, then performs an ELSE operation at the end of the ALU clause. The major limitation is that none of the ALU\* instructions can jump to a new location in the CF program. They can only modify the per-pixel state and the stack.

# 3.8 Synchronizing Across Threadgroups (Global Wave Sync)

Each compute device (1 or 2 per GPU) contains 16 global wave sync (GWS) resources for implement barriers, semaphores, and other synchronization primitives. GWS resources can be shared by multiple wavefronts running on different compute units and on different compute devices (if multiple devices are present). This makes them more powerful than threadgroup barriers, which allow only for basic barrier-style synchronization between a set of wavefronts running on an individual compute unit. The state of each resource is described by an integer value that can be read and updated by each wavefront on the GPU. A set of GWS instructions is provided that describe for each resource specified as part of the instruction:

- the initial integer value of that resource,
- how the value of that resource is altered upon execution of the instruction (increment, decrement, no change), and
- for which resource values the execution of the instruction is stalled until another wavefront has altered the resource value.

Synchronizing Across Threadgroups (Global Wave Sync) Copyright © 2011 Advanced Micro Devices, Inc. All rights reserved.

# Chapter 4 ALU Clauses

Software initiates an ALU clause with one of the CF\_INST\_ALU\* control-flow instructions, all of which use the CF\_ALU\_WORD [0,1] microcode formats. Instructions within an ALU clause, called *ALU instructions*, perform operations using the scalar ALU. [X, Y, Z, W] unit, which is described in this chapter.

NOTE: For the 54xx and 55xx AMD GPU series only, the CF\_INST\_ALU\* instructions do not save the active mask correctly. The branching can be wrong, possibly producing incorrect results and infinite loops. The three possible work-arounds are:

- a. Avoid using the CF\_ALU\_PUSH\_BEFORE and CF\_ALU\_ELSE\_AFTER instructions.
- b. Do not use the CF\_INST\_ALU\* instructions when your stack depth exceeds three elements (not entries); for the 54XX series AMD GPUs, do not exceed a stack size of seven, since this GPU series has a vector size 32.
- Do not use these instructions when your non-zero stack depth mod 4 is
   0 (or mod 8 is 0, for vector size 32).

# 4.1 ALU Microcode Formats

ALU instructions are implemented with ALU microcode formats that are organized in pairs of two 32-bit doublewords. The doubleword layouts in memory are shown in Figure 4.1.

- +0 and +4 indicate the relative byte offset of the doublewords in memory.
- {OP2, OP3} indicates a choice between the strings OP2 and OP3 (which specify two or three source operands).
- 31
   24 23
   16 15
   8 7
   0

   ALU\_WORD1\_{OP2, OP3}
   +4

   ALU\_WORD0
   +0



AMD HD 6900 Series Instruction Set Architecture Copyright © 2011 Advanced Micro Devices, Inc. All rights reserved.

Figure 4.1 ALU Microcode Format Pair

# 4.2 Overview of ALU Features

An ALU *vector* is 128 bits wide and consists of four 32-bit elements. The data elements need not be related. The elements are organized in GPRs in littleendian order, as shown in Figure 4.2. Element ALU.X is the least-significant (loworder) element; element ALU.W is the most-significant (high-order) element.

| 127 96 | 95 64 | 63 32 | 31 0  |
|--------|-------|-------|-------|
| ALU.W  | ALU.Z | ALU.Y | ALU.X |

### Figure 4.2 Organization of ALU Vector Elements in GPRs

The processor contains multiple sets of four scalar ALUs. These can perform scalar operations on up to three 32-bit data elements each, with one 32-bit result. The ALUs are called *ALU.X*, *ALU.Y*, *ALU.Z*, and *ALU.W* (or simply ALU.[X,Y,Z,W]). Although the processor has multiple sets of these four scalar ALUs, HD 69XX software can assume that, within a given ALU clause, all instructions are processed by a single set of four ALUs.

Software issues ALU instructions in variable-length groups called *instruction groups*. These perform parallel operations on different elements of a vector, as described in Section 4.3, "ALU Instruction Slots and Instruction Groups," page 4-3. The ALU.[X,Y,Z,W] units are nearly identical in their functions. They differ only in the vector elements to which they write their result at the end of the instruction and in certain reduction operations (see Section 4.8.2, "Reduction Instruction Restrictions," page 4-19).

ALU instructions can access 256 constants (from the constant registers) and 128 GPRs (each thread accesses its own set of 128 GPRs). Constant-register addresses and GPR addresses can be absolute, relative to the loop index (aL), or relative to an index GPR. In addition to reading constants from the constant registers, an ALU instruction can refer to elements of a literal constant that is embedded in the instruction group. Instructions also have access to a temporary register that contains the results of the previous instruction groups. The previous vector (PV) register contains a four-element vector that is the previous result from the ALU.[X,Y,Z,W] units.

Each instruction has its own set of source operands:

- SRC0 and SRC1 for instructions using the ALU\_WORD1\_OP2 microcode format, and SRC0, SRC1,
- SRC2 for instructions using the ALU\_WORD1\_OP3 microcode format.

An instruction group that operates on a four-element vector is specified as at least four independent scalar instructions, one for each vector element. As a result, vector operations can perform a complex mix of vector-element and constant swizzles, and even swizzles across GPR addresses (subject to read-port restrictions described in the next paragraph). Traditional floating-point and

integer constants for common values (for example, 0, -1, 0.0, 0.5, and 1.0) can be specified for any source operand.

Each ALU.[X,Y,Z,W] unit writes to an instruction-specified GPR at the end of the instruction. The GPR address can be absolute, relative to the loop index, or relative to an index GPR. The ALU.[X,Y,Z,W] units always write to their corresponding vector element, but each unit can write to a different GPR address. The outputs of each ALU unit can be clamped to the range [0.0, 1.0] prior to being written, and some operations can multiply the output by a factor of 2.0 or 4.0.

# 4.3 ALU Instruction Slots and Instruction Groups

An ALU *instruction group* is listed in Table 2.7 on page 2-9. Each group consists of one to four ALU *instructions*, optionally followed by one or two *literal constants*, each of which can hold two vector elements. Each instruction is 64 bits wide (composed of two 32-bit microcode formats). Two elements of a literal constant are also 64 bits wide. Thus, the basic memory unit for an ALU instruction group is a 64-bit *slot*, which is a position for an ALU instruction or an associated literal constant. An instruction group consists of one to six slots, depending on the number of instructions and literal constants. All ALU instructions occupy one slot, except double-precision floating-point instructions, which occupy either two or four slots (see Section 4.12, "Double-Precision Floating-Point Operations," page 4-24). The ALU clause size in the CF program is specified as the total number of slots occupied by the ALU clause.

Each instruction in a group has a LAST bit that is set only for the last instruction in the group. The LAST bit delimits instruction groups from one another, allowing the HD 69XX hardware to implement parallel processing for each instruction group. Each instruction is distinguished by the destination vector element to which it writes.

The instructions in an instruction group must be in instruction slots 0 through 3, in the order shown in Table 4.1. Up to three of the four instruction slots can be omitted. Also, if any instructions refer to a literal constant by specifying the ALU\_SRC\_LITERAL value for a source operand, the first, or both, of the two-element literal constant slots (slots 5 and 6) must be provided; the second of these two slots cannot be specified alone. There is no LAST bit for literal constants. The number of the literal constants is known from the operations specified in the instruction.

| Slot | Entry                                                    | Bits | Туре                                |
|------|----------------------------------------------------------|------|-------------------------------------|
| 0    | Scalar instruction for ALU.X unit                        | 64   | src.X and dst.X vector-element slot |
| 1    | Scalar instruction for ALU.Y unit                        | 64   | src.Y and dst.Y vector-element slot |
| 2    | Scalar instruction for ALU.Z unit                        | 64   | src.Z and dst.Z vector-element slot |
| 3    | Scalar instruction for ALU.W unit                        | 64   | src.W and dst.W vector-element slot |
| 4    | X, Y elements of literal constant (X is the first dword) | 64   | Constant slot                       |
| 5    | Z, W elements of literal constant (Z is the first dword) | 64   | Constant slot                       |

## Table 4.1 Instruction Slots in an Instruction Group

Given the options described above, the size of an ALU instruction group can range from 64 bits to 384 bits, in increments of 64 bits.

# 4.4 Assignment to ALU.[X,Y,Z,W]

Assignment of instructions to the ALU.[X,Y,Z,W] slots is observable by software since it determines the value PV registers hold at the end of an instruction group. An instruction's slot is determined by the channel of destination register. An instruction that writes to the X channel must be in the X slot, etc. At most one instruction is allowed per slot. Unused slots act as if they contained NOPs.

# 4.5 OP2 and OP3 Microcode Formats

To keep the ALU slot size at 64 bits while not sacrificing features, the microcode formats for ALU instructions have two versions: ALU\_WORD1\_OP2 (page 9-26) and ALU\_WORD1\_OP3 (page 9-32). The OP2 format is used for instructions that require zero, one, or two source operands plus destination operand. The OP3 format is used for the smaller set of instructions requiring three source operands plus destination operands plus destination operand.

Both versions have an ALU\_INST field, which specifies the instruction opcode. The ALU\_WORD1\_OP2 format has a 10-bit instruction field; ALU\_WORD1\_OP3 format has a five-bit instruction field. The fields are aligned so that their MSBs overlap. In the OP2 version, the ALU\_INST field uses a seven-bit opcode, and the high three bits are always 000b. In the OP3 version, at least one of the high three bits of the ALU\_INST field is nonzero.

# 4.6 GPRs and Constants

Within an ALU clause, instructions can access to up to 127 GPRs and 256 constants from the constant cache. Some GPR addresses can be reserved for *clause temporaries*. These are temporary values typically stored at GPR[124,127]<sup>1</sup> that do not need to be preserved past the end of a clause. This

<sup>1.</sup> The number of clause temporaries can be programed only by the host processor using the configuration-register field  $GPR_RESOURCE_MGMT_1.NUM_CLAUSE_TEMP_GPRS$ . A typical setting for this field is 4. If the field has N > 0, then GPR[127 - N + 1, 127] are set aside as clause temporaries.

gives a program access to temporary registers that do not count against its GPR count (the number of GPRs that a program can use), thus allowing more programs to run simultaneously.

For example, if the result of an instruction is required for another instruction within a clause, but not needed after the clause executes, a clause temporary can be used to hold the result. The first instruction specifies GPR[124, 127] as its destination, while the second instruction specifies GPR[124, 127] as its source. After the clause executes, GPR[124, 127] can be used by another clause.

Any constant-register address can be absolute, relative to the loop index, or relative to one of four elements in the address register (AR) that is loaded by a prior MOVA\* instruction in the same clause. Any GPR (source or destination) address can be absolute, relative to the loop index, or relative to the X element in the address register (AR) that is loaded by a prior MOVA\* instruction in the same clause.

In addition to reading constants from the constant registers, any operand can refer to an element in a literal constant, as described in Section 4.3, "ALU Instruction Slots and Instruction Groups," page 4-3.

Constants also can come from one of two banks of *kcache* constants that are read from memory before the clause executes. Each bank is a set of 16 constants locked into the cache for the duration of the clause by the CF instruction that started it.

## 4.6.1 Relative Addressing

Table 1 2

Each instruction can use only one index for relative addressing. Relative addressing is controlled by the SRC\_REL and DST\_REL fields of the instruction's microcode format. The index used is controlled by the INDEX\_MODE field of the instruction's microcode format. Each source operand in the instruction then declares whether it is absolute or relative to the common index. The index used depends on the operand type and the setting of INDEX\_MODE, as shown in Table 4.2.

|  | Index Ior | Relative F | Addressing |  |
|--|-----------|------------|------------|--|
|  |           |            |            |  |

Index for Deletive Addressing

| INDEX_MODE | GPR Operand     | Constant Register Operand | Kcache Operand  |
|------------|-----------------|---------------------------|-----------------|
| INDEX_AR_X | AR.X            | AR.X                      | not valid       |
| INDEX_AR_Y | AR.X            | AR.Y                      | not valid       |
| INDEX_AR_Z | AR.X            | AR.Z                      | not valid       |
| INDEX_AR_W | AR.X            | AR.W                      | not valid       |
| INDEX_LOOP | Loop Index (aL) | Loop Index (aL)           | Loop Index (aL) |

The term *flow-control loop index* refers to the DirectX9-style loop index. Each instruction has its own INDEX\_MODE control, so a single instruction group can refer to more than one type of index.

#### AMD HD 6900 Series Technology

When using an AR index, the index must be initialized by a MOVA\* operation that is present in a prior instruction group of the same clause. Thus, AR indexing is never valid on the first instruction of a clause.

An AR index cannot be used in an instruction group that executes a MOVA\* instruction in any slot. Any slot in an instruction group with a MOVA\* instruction using relative constant addressing can use only an INDEX\_MODE of INDEX\_LOOP. To issue a MOVA\* from an AR-relative source, the source must be split into two separate instruction groups, the first performing a MOVA\* on the relative source into a temporary GPR, and the second performing a MOVA\* on the temporary GPR.

Only one AR element can be used per instruction group. For example, it is not legal for one slot in an instruction group to use INDEX\_AR\_X, and another slot in the same instruction group to use INDEX\_AR\_Y Also, AR cannot be used to provide relative indexing for a kcache constant; kcache constants can use only the INDEX\_LOOP mode for relative indexing.

GPR clause temporaries cannot be indexed.

# 4.6.2 Previous Vector (PV) Registers

Instructions can read from the previous vector (PV) temporary registers. These contain the results from the ALU.[X,Y,Z,W], of the previous instruction group. Together, these registers provide four 32-bit elements; PV contains a fourelement vector originating from the ALU.[X,Y,Z,W] output. The registers can be used freely in an ALU instruction group (although using one in the first instruction group of the clause makes no sense). NOP instructions do not preserve PV values, nor are PV values preserved past the end of the ALU clause.

## 4.6.3 Out-of-Bounds Addresses

GPR and constant-register addresses can stray out of bounds after relative addressing is applied. In some cases, an address that strays out of bounds has a well-defined behavior, as described below.

Assume *N* GPRs are declared per thread, and *K* clause temporaries are also declared. The GPR base address specified in  $SRC*\_SEL$  must be in either the interval [0, *N* – 1] (normal clause GPR) or [128 – *K*, 127] (clause temporary), before any relative index is applied. If  $SRC*\_SEL$  is a GPR address and does not fall into either of these intervals, the resulting behavior is undefined. For example, you cannot write code that generates GPR*N*[-1] to read from the last GPR in a program.

If a GPR read with base address in [0, N - 1] is indexed relatively, and the base plus the index is outside the interval [0, N - 1], the read value is always GPR0 (including instructions for fetch through a texture cache clause, as well as imports and exports). If a GPR write with base address in [0, N - 1] is indexed relatively, and the base plus the index is outside the interval [0, N - 1], the write is inhibited (including for instructions for a fetch through a texture cache clause), unless the instruction is a memory read. If the instruction is a memory read, the result are

### AMD HD 6900 Series Technology

written to GPR0. Relative addressing on GPR clause temporaries is illegal. Thus, the behavior is undefined if a GPR with a base address in the [128 - K, 127] range is used with a relative index.

A constant-register base address is always in-bounds. If a constant-register read is indexed relatively, and the base plus the index is outside the interval [0, 255], the value read is NaN (0x7FFFFFF).

If a kcache base address refers to a cache line that is not locked, the result is undefined. You cannot refer to kcache constants [0, 15] if the mode (as set by the CF instruction initiating the ALU clause) is KCACHE\_NOP, and you cannot refer to kcache constants [16, 31] if the mode is KCACHE\_NOP or KCACHE\_LOCK\_1. If a kcache read is indexed relatively, one cache line is locked with KCACHE\_LOCK\_1, and the base plus the index is outside the interval [0, 15], the value read is NaN (0x7FFFFFF). If a kcache read is indexed relatively, two cache lines are locked, and the base plus the index is outside the interval [0, 31], the value read is NaN (0x7FFFFFF).

## 4.6.4 ALU Constants

Each ALU instruction in the X,Y,Z or W slots can reference up to three constants; an instruction in the T slot can reference up to two constants. All ALU constants are 32 bits. There are four types of constants:

- ALU constant buffers (constant cache)
- Literal constants
- Inline constants

Each kernel can use up to 16 constant buffers. A constant buffer is a collection of constants in memory anywhere from 1 to 4096 128-bit constants. Each ALU clause can use only two windows of 32 constants. The can be windows into the same or different constant buffers.

## 4.6.4.1 Constant Cache

Each ALU clause can lock up to four sets of constants into the constant cache. Each set (one cache line) is 16 128-bit constants. These are split into two groups. Each group can be from a different constant buffer (out of 16 buffers). Each group of two constants consists of either [Line] and [Line+1], or [line + loop\_ctr] and [line + loop\_ctr +1].

## 4.6.4.2 Literal Constants

Literal constants count against the total number of instructions that a clause can have. Up to four dword constants can be supplied and swizzled arbitrarily.

### 4.6.4.3 Inline Constants

Inline constants can be swizzled in to any source position and do not count against the total number of instructions in a clause or the maximum number of ALU constants in use. Literal constants supply common values: 0, 1, -1, 1.0 etc.

### 4.6.4.4 Statically-Indexed Constant Access

The constant-buffer entries can be accessed either with absolute addresses, or addresses relative to the current loop index (aL, static indirect access). In both cases, all pixels in the vector pick the same constant to use, and there is no performance penalty. Swizzling is allowed.

### 4.6.4.5 Dynamically-Indexed Constant Access (AR-relative, Constant Waterfalling)

We provide dynamic indexing of constant-buffer constants. This means that a GPR value is used as the index into the constant buffer. Since the value comes from a GPR, it can be unique for each pixel. In the worst case, it may take 64 times as long to execute this instruction, since up to 64 constant-buffer reads can be required.

Dynamic indexing requires two instructions:

- MOVA: Move one element of a GPR into the Address Register (AR) to be used as the index value.
- <any ALU instruction>: Use the indices from the MOVA and perform the indirect lookup.

There is a two-instruction delay slot between loading and using the GPR index value. Hardware inserts delays if the kernel does not. The GPR indices loaded by a MOVA instruction only persist for one clause; at the end of the clause they are invalidated.

### 4.6.4.6 ALU Constant Buffer Sharing

ES, GS, and VS kernels can, on a per-ALU-clause basis, access their own constant buffers or those of the other shader type.

ES/VS can use their own or use GS constant buffers, and GS can use its own or ES/VS ones. This is provided for cases when the GS and VS shaders can be merged into a single hardware shader stage.

This capability is activated by setting the ALT\_CONSTS bit in the SQ\_CF\_ALU\_WORD1.

# 4.7 Scalar Operands

For each instruction, the operands src0, src1, and src2 are specified in the instruction's SRC\*\_SEL and SRC\*\_ELEM fields. GPR and constant-register addresses can be relative-addressed, as specified in the SRC\*\_REL and INDEX\_MODE fields. In the OP2 microcode format, src2 is undefined.

## 4.7.1 Source Addresses

The data source address is specified in the  $SRC*\_SEL$  field. This can refer to one of the following.

- A GPR address, GPR[0, 127], with values [0, 127].
- A kcache constant in bank 0, kcache0[0, 31], with values [128, 159]; kcache0[16, 31] are accessible only if two cache lines have been locked.
- A kcache constant in bank 1, kcache1[0, 31], with values [160, 191]; kcache1[16, 31] are accessible only if two cache lines are locked.
- The previous vector (PV) result.
- A literal constant (two constants are present if any operand uses a Z or W constant).
- A floating-point inline constant (0.0, 0.5, 1.0).
- An integer inline constant (-1, 0, 1).

If the SRC\*\_SEL field specifies a GPR or constant-register address, then the relative index specified by the INDEX\_MODE field is added to the address if the SRC\*\_REL bit is set.

The definitions of the selects for PV, literal constant, and the special inline constant values are given in the microcode specification. Also, the following constant values are defined to assist in encoding and decoding the SRC\*\_SEL field:

- ALU\_SRC\_GPR\_BASE = 0 Base value for GPR selects.
- ALU\_SRC\_KCACHE0\_BASE = 128 Base value for kcache bank 0 selects.
- ALU\_SRC\_KCACHE1\_BASE = 144 Base value for kcache bank 1 selects.

The SRC\*\_ELEM field specifies from which vector element of the source address to read. If a literal constant is selected, and SRC\*\_ELEM specifies the Z or W element; then, both slots of the literal constant must be specified at the end of the instruction group.

## 4.7.2 Input Modifiers

Each input operand can be modified. The modifiers available are negate, absolute value, and absolute-then-negate; they are specified using the SRC\*\_NEG and SRC\*\_ABS fields. The modifiers are meaningful only for floating-point inputs. Integer inputs must leave these fields cleared (zero), which is the pass-through value. If the SRC\*\_NEG and SRC\*\_ABS bits are set, the absolute value is performed first. Instructions with three source operands have only the negation modifier, SRC\*\_NEG; absolute value, if desired, must be performed by a separate instruction with two source operands.

## 4.7.3 Data Flow

A simplified data flow for the ALU operands is given in Figure 4.3. The data flow is discussed in more detail in the following sections.



Figure 4.3 ALU Data Flow

# 4.7.4 GPR Read Port Restrictions

In hardware, the X, Y, Z, and W elements are stored in separate memories. Each element memory has three read ports per instruction. As a result, an instruction can refer to at most three distinct GPR addresses (after relative addressing is applied) per element. The processor automatically shares a read port for multiple operands that use the same GPR address or element. For example, all scalar src0 operands can refer to GPR2.X with only one read port. Thus, there are only 12 GPR source elements available per instruction (three for each element). Additional GPR read restrictions are imposed for ALU.[X,Y,Z,W], as described below.

## 4.7.5 Constant Register Read Port Restrictions

Software can read any four distinct elements from the constant registers in one instruction group, after relative addressing is applied. The four constants must be two pairs of constants from any address: either Cn.x,Cn.y or Cn.z,Cn.w. No more than four distinct elements can be read from the constant buffer in one instruction group.

## 4.7.6 Literal Constant Restrictions

A literal constant is fetched if any source operand refers to the literal constant, regardless of whether the operand is used by the instruction group; so, be sure to clear unused operands in instruction fields. If all operands referencing the literal refer only to the X and Y vector elements, a two-element literal (one slot) is fetched. If any operand referencing the literal refers to the Z or W vector elements, a four-element literal (two slots) is fetched.

# 4.7.7 Cycle Restrictions for ALU.[X,Y,Z,W] Units

For ALU.[X,Y,Z,W] operations, source operands src0, src1, and src2 are loaded during three cycles. At most one GPR.X, one GPR.Y, one GPR.Z and one GPR.W can be read per cycle. The GPR values requested on cycle *N* are assembled into a four-element vector, CYCLEN\_GPR. In addition, four constant elements are sent to the pipeline from a combination of sources: the constant-register constant, a literal constant, and the special inline constants. The constant elements sent on cycle *N* are assembled into a four-element vector, CYCLEN\_GPR. Collectively, these two vectors are referred to as CYCLEN\_DATA.

The values in CYCLEN\_DATA populate the logical operands src[0, 2]. The mapping of CYCLE [0, 2]\_DATA to src[0, 2] must be specified in the microcode, using the BANK\_SWIZZLE field. Read port restrictions must be respected across the instructions in an instruction group, described below. Each slot has its own BANK\_SWIZZLE field, and these fields can be coordinated to avoid the read port restrictions.

For ALU.[X,Y,Z,W] operations, BANK\_SWIZZLE specifies from which cycle each operand data comes from, if the operand's source is GPR data. Constant data for src*N* is always from CYCLEN\_K. The setting, ALU\_VEC\_012, is the identity setting that loads operand *N* using data in CYCLEN\_GPR.

| BANK_SWIZZLE | src0       | src1       | src2       |
|--------------|------------|------------|------------|
| ALU_VEC_012  | CYCLE0_GPR | CYCLE1_GPR | CYCLE2_GPR |
| ALU_VEC_021  | CYCLE0_GPR | CYCLE2_GPR | CYCLE1_GPR |
| ALU_VEC_120  | CYCLE1_GPR | CYCLE2_GPR | CYCLE0_GPR |
| ALU_VEC_102  | CYCLE1_GPR | CYCLE0_GPR | CYCLE2_GPR |
| ALU_VEC_201  | CYCLE2_GPR | CYCLE0_GPR | CYCLE1_GPR |
| ALU_VEC_210  | CYCLE2_GPR | CYCLE1_GPR | CYCLE0_GPR |

In this configuration, if an operand is referenced more than once in a scalar operation, it must be loaded in two different cycles, sacrificing two read ports. For example:

| Instruction                        | BANK_SWIZZLE | CYCLE0_GPR | CYCLE1_GPR | CYCLE2_GPR |
|------------------------------------|--------------|------------|------------|------------|
| GPR0.X <= GPR1.X * GPR2.X + GPR1.X | ALU_VEC_012  | GPR1.X     | GPR2.X     | GPR1.X     |
| GPR0.Y <= GPR1.Y * GPR2.Y + GPR1.Y | ALU_VEC_012  | GPR1.Y     | GPR2.Y     | GPR1.Y     |

### AMD HD 6900 Series Technology

However, as a special case, if src0 and src1 in an instruction refer to the same GPR element, only one read port is used, on the cycle corresponding to src0 in the bank swizzle. This optimization exists to facilitate squaring operations (MUL\* x, x, and DOT\* v, v). The following example illustrates the use of this optimization to perform square operations that do not consume more than one read port per GPR element.

| Instruction               | BANK_SWIZZLE | CYCLE0_GPR | CYCLE1_GPR | CYCLE2_GPR |
|---------------------------|--------------|------------|------------|------------|
| GPR0.X <= GPR1.X * GPR1.X | ALU_VEC_012  | GPR1.X     | 1          | —          |
| GPR0.Y <= GPR1.Y * GPR1.Y | ALU_VEC_120  | 1          | GPR1.Y     | —          |

1. src1 is shared and fetches its data on the same cycle that src0 fetches. No actual read port is used in the marked cycles.

In the above example, the swizzle selects for src0 determine on which cycle to load the shared operand. The swizzle selects for src1 are ignored. The following programming is legal, even though at first glance the bank swizzles might suggest it is not.

| Instruction               | BANK_SWIZZLE | CYCLE0_GPR | CYCLE1_GPR | CYCLE2_GPR |
|---------------------------|--------------|------------|------------|------------|
| GPR0.X <= GPR1.X * GPR1.X | ALU_VEC_012  | GPR1.X     | 1          | _          |
| GPR0.Y <= GPR1.Y * GPR1.Y | ALU_VEC_102  | 1          | GPR1.Y     | —          |
| GPR0.Z <= GPR2.Y * GPR2.X | ALU_VEC_012  | GPR2.Y     | GPR2.X     | —          |

1. src1 is shared and fetches its data on the same cycle that src0 fetches. No actual read port is used up in the marked cycles.

This optimization only applies when src0 and src1 share the same GPR element in an instruction. It does not apply when src0 and src2, nor when src1 and src2, share a GPR element.

Software cannot read two or more values from the same GPR vector element on a single cycle. For example, software cannot read GPR1.X and GPR2.X on cycle 0. This restriction does not apply to constant registers or literal constants. For example, the following programming is illegal.

| Instruction               | BANK_SWIZZLE | CYCLE0_GPR | CYCLE1_GPR | CYCLE2_GPR |
|---------------------------|--------------|------------|------------|------------|
| GPR0.X <= GPR1.X * GPR2.X | ALU_VEC_012  | invalid    | GPR2.X     | —          |
| GPR0.Y <= GPR3.X * GPR1.Y | ALU_VEC_012  | invalid    | GPR1.Y     | —          |
| GPR0.Z <= GPR2.X * GPR1.Y | ALU_VEC_012  | invalid    | GPR1.Y**   | —          |

Software can use BANK SWIZZLE to work around this limitation, as shown below.

| Instruction               | BANK_SWIZZLE | CYCLE0_GPR          | CYCLE1_GPR | CYCLE2_GPR |
|---------------------------|--------------|---------------------|------------|------------|
| GPR0.X <= GPR1.X * GPR2.X | ALU_VEC_012  | GPR1.X              | GPR2.X     | _          |
| GPR0.Y <= GPR3.X * GPR1.Y | ALU_VEC_201  | GPR1.Y              | _          | GPR3.X     |
| GPR0.Z <= GPR2.X * GPR1.Y | ALU_VEC_102  | GPR1.Y <sup>1</sup> | GPR2.X**   | —          |

1. The above examples illustrate that once a value is read into CYCLEN\_DATA, multiple instructions can reference that value.

The temporary registers PV have no cycle restrictions. Any element in these registers can be accessed on any cycle. Constant operands can be accessed on any cycle.

#### 4.7.8 Read-Port Mapping Algorithm

This section describes the algorithm that determines what combinations of source operands are permitted in a single instruction. For this algorithm, let:

- HW\_GPR[0,1,2]\_[X,Y,Z,W] store addresses for the [0, 2] GPR read port reservations
- HW CBUFFER [0,1,2,3] ADDR represent a constant-buffer address, and
- HW\_CBUFFER [0,1,2,3]\_ELEM represent an element (X, Y, Z, W) for the [0, 3] constant-buffer read port reservation.

For simplicity, this algorithm ignores relative addressing; if relative addressing is used, address references below are *after* the relative index is applied.

The function, cycle\_for\_bank\_swizzle(\$wiz, \$sel), returns the cycle number that the operand \$sel must be loaded on, according to the bank swizzle \$swiz. The return value is shown in Table 4.3.

| \$swiz      | \$sel == 0 | \$ <i>sel</i> == 1 | \$ <i>sel</i> == 2 |
|-------------|------------|--------------------|--------------------|
| ALU_VEC_012 | 0          | 1                  | 2                  |
| ALU_VEC_021 | 0          | 2                  | 1                  |
| ALU_VEC_120 | 1          | 2                  | 0                  |
| ALU_VEC_102 | 1          | 0                  | 2                  |
| ALU_VEC_201 | 2          | 0                  | 1                  |
| ALU_VEC_210 | 2          | 1                  | 0                  |

Table 4.3 Example Function's Loading Cycle

#### 4.7.8.1 Initialization Execution

The following procedure is executed on initialization.

```
procedure initialize
begin
    HW_GPR[0,1,2]_[X,Y,Z,W] := undef;
    HW_CBUFFER[0,1,2,3]_ADDR := undef;
    HW_CBUFFER[0,1,2,3]_ELEM := undef;
end
```

#### 4.7.8.2 Reserving GPR Read

The following procedure reserves the GPR read for address sel and vector element selem on cycle number scycle.

#### AMD HD 6900 Series Technology

```
procedure reserve_gpr($sel, $elem, $cycle)
    if !defined(HW_GPR$cycle_$elem)
        HW_GPR$cycle_$elem := $sel;
    elsif HW_GPR$cycle_$elem != $sel
        assert "Another instruction has already used GPR read port
$cycle
            for vector element $elem";
end
```

#### 4.7.8.3 Reserving Constant Buffer Read

The following procedure reserves the constant buffer read for address *\$sel* and vector element *\$elem*.

| begin                                                                                      |
|--------------------------------------------------------------------------------------------|
| <pre>\$resmatch := undef;</pre>                                                            |
| <pre>\$resempty := undef;</pre>                                                            |
| for $sres$ in {1, 0}                                                                       |
| if !defined(HW_CONST\$ <i>res</i> _ADDR)                                                   |
| <pre>\$resempty := \$res;</pre>                                                            |
| elsif HW_CONST\$res_ADDR == \$sel and HW_CONST\$res_CHAN == int(\$chan/2)                  |
| <pre>\$resmatch := \$res;</pre>                                                            |
| if defined (\$resmatch)                                                                    |
| // Read for this scalar component already reserved, nothing to do here.                    |
| elsif defined(\$resempty)                                                                  |
| HW CONST\$resempty ADDR := \$sel;                                                          |
| HW CONST\$ resempty CHAN := $int($chan/2);$                                                |
| else                                                                                       |
| assert "All CONST read ports are used, cannot reference C\$sel, channel pair (\$chan/2)."; |
| end                                                                                        |

#### 4.7.8.4 Execution for Each ALU.[X,Y,Z,W] Operation

The following procedure is executed for each ALU.[X,Y,Z,W] operation specified in the instruction group.

```
procedure check vector
begin
   for $src in {0, ..., number of operands (ALU INST) }
       $sel := SRC$src SEL;
       $elem := SRC$src ELEM;
       if isqpr($sel)
          $cycle := cycle_for_bank_swizzle(BANK_SWIZZLE, $src);
          if $src == 1 and $sel == SRC0 SEL and $elem == SRC0 ELEM
              // Nothing to do; special-case optimization,
                 second source uses first source's reservation
          else
             reserve qpr($sel, $elem, $cycle);
       elsif isconst ($sel)
          // Any constant, including literal and inline constants
          if iscbuffer($sel)
             reserve cbuffer($sel, $elem);
       else
          // No restrictions on PV
end
```

# 4.8 ALU Instructions

This section gives a brief summary of ALU instructions. See Section 9.2, "ALU Instructions," page 9-23, for details about the instructions.

| Mnemonic           | Description                                                                                                                                                                                                                                                                                                         |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Integer Operations |                                                                                                                                                                                                                                                                                                                     |
| AND_INT            | Logical bit-wise AND.                                                                                                                                                                                                                                                                                               |
| ASHR_INT           | Arithmetic shift right. The sign bit is shifted into the vacated locations. src1 is inter-<br>preted as an unsigned integer. The component-wise shift right of each 32-bit value<br>in src0 by an unsigned integer bit count is provided by the LSB 5 bits (0-31 range)<br>in src1.selected_component, inserting 0. |
| CNDE_INT           | Integer conditional move equal based on integer (either signed or unsigned).                                                                                                                                                                                                                                        |
| CNDE               | Conditional move equal based on floating point compare of first argument being equal to 0.0.                                                                                                                                                                                                                        |
| CNDGE_INT          | Integer conditional move greater than or equal based on signed integer values.                                                                                                                                                                                                                                      |
| CNDGE              | Conditional move equal based on floating point compare of first argument being greater than, or equal to, 0.0.                                                                                                                                                                                                      |
| CNDGT_INT          | Integer conditional move greater than based on signed integer values.                                                                                                                                                                                                                                               |
| CNDGT              | Conditional move equal based on floating point compare of first argument being greater than 0.0.                                                                                                                                                                                                                    |
| KILLE_INT          | Integer pixel kill equal. Set kill bit.                                                                                                                                                                                                                                                                             |
| KILLGE_INT         | Integer pixel kill greater or equal. Set kill bit.                                                                                                                                                                                                                                                                  |
| KILLGE_UINT        | Unsigned integer pixel kill greater or equal. Set kill bit.                                                                                                                                                                                                                                                         |
| KILLGT_INT         | Integer pixel kill greater than. Set kill bit.                                                                                                                                                                                                                                                                      |
| KILLGT_UINT        | Unsigned integer pixel kill greater than. Set kill bit.                                                                                                                                                                                                                                                             |
| KILLNE_INT         | Integer pixel kill not equal. Set kill bit.                                                                                                                                                                                                                                                                         |
| LSHL_INT           | Logical shift left. Zero is shifted into the vacated locations. src1 is interpreted as an unsigned integer. If src1 is > 31, the result is 0x0.                                                                                                                                                                     |
| LSHR_INT           | Logical shift right. Zero is shifted into the vacated locations. src1 is interpreted as an unsigned integer. If src1 is > 31, the result is 0x0.                                                                                                                                                                    |
| MAX_INT            | Integer maximum based on signed integer elements.                                                                                                                                                                                                                                                                   |
| MAX_UINT           | Integer maximum based on unsigned integer elements.                                                                                                                                                                                                                                                                 |
| MIN_INT            | Integer minimum based on signed integer elements.                                                                                                                                                                                                                                                                   |
| MIN_UINT           | Integer minimum based on signed unsigned integer elements.                                                                                                                                                                                                                                                          |
| MOV                | Single-operand move.                                                                                                                                                                                                                                                                                                |
| NOP                | No operation.                                                                                                                                                                                                                                                                                                       |
| NOT_INT            | Logical bit-wise NOT.                                                                                                                                                                                                                                                                                               |
| OR_INT             | Logical bit-wise OR.                                                                                                                                                                                                                                                                                                |
| PRED_SETE_INT      | Integer predicate set equal. Update predicate register.                                                                                                                                                                                                                                                             |
| PRED_SETE_PUSH_INT | Integer predicate counter increment equal. Update predicate register.                                                                                                                                                                                                                                               |
| PRED_SETGE_INT     | Integer predicate set greater than or equal. Update predicate register.                                                                                                                                                                                                                                             |

#### Table 4.4 ALU Instructions

| Mnemonic                 | Description                                                                           |
|--------------------------|---------------------------------------------------------------------------------------|
| PRED_SETGE_PUSH_INT      | Integer predicate counter increment greater than or equal. Update predicate register. |
| PRED_SETGE_UINT          | Unsigned integer predicate set greater than or equal. Update predicate register.      |
| PRED_SETGT_INT           | Integer predicate set greater than. Updates predicate register.                       |
| PRED_SETGT_PUSH_INT      | Integer predicate counter increment greater than. Update predicate register.          |
| PRED_SETGT_UINT          | Unsigned integer predicate set greater than. Updates predicate register.              |
| PRED_SETLE_INT           | Integer predicate set if less than or equal. Updates predicate register.              |
| PRED_SETLE_PUSH_INT      | Predicate counter increment less than or equal. Update predicate register.            |
| PRED_SETLT_INT           | Integer predicate set if less than. Updates predicate register.                       |
| PRED_SETLT_PUSH_INT      | Predicate counter increment less than. Update predicate register.                     |
| PRED_SETNE_INT           | Predicate set not equal. Update predicate register.                                   |
| PRED_SETNE_PUSH_INT      | Predicate counter increment not equal. Update predicate register.                     |
| SETE_INT                 | Integer set equal based on signed or unsigned integers.                               |
| SETGE_INT                | Integer set greater than or equal based on signed integers.                           |
| SETGE_UINT               | Integer set greater than or equal based on unsigned integers.                         |
| SETGT_INT                | Integer set greater than based on signed integers.                                    |
| SETGT_UINT               | Integer set greater than based on unsigned integers.                                  |
| SETNE_INT                | Integer set not equal based on signed or unsigned integers.                           |
| SUB_INT                  | Integer subtract based on signed or unsigned integer elements.                        |
| XOR_INT                  | Logical bit-wise XOR.                                                                 |
| Floating-Point Operatior | 15                                                                                    |
| ADD                      | Floating-point add.                                                                   |
| ADD_64                   | Floating-point 64-bit add.                                                            |
| CEIL                     | Floating-point ceiling function.                                                      |
| FLOOR                    | Floating-point floor function.                                                        |
| FRACT                    | Floating-point fractional part of src1.                                               |
| KILLE                    | Floating-point kill equal. Set kill bit.                                              |
| KILIGE                   | Floating-point pixel kill greater than equal. Set kill bit.                           |
| KILLGT                   | Floating-point pixel kill greater than. Set kill bit.                                 |
| KILLNE                   | Floating-point pixel kill not equal. Set kill bit.                                    |
| MAX                      | Floating-point maximum.                                                               |
| MAX_DX10                 | Floating-point maximum. DX10 implies slightly different handling of NaNs.             |
| MIN                      | Floating-point minimum.                                                               |
| MIN_DX10                 | Floating-point minimum. DX10 implies slightly different handling of NaNs.             |
| MUL                      | Floating-point multiply. 0*anything = 0.                                              |
| MUL_INT24                | 24-bit integer multiply returning lowest 32-bits of result.                           |
| MULHI_INT24              | 24-bit integer multiply returning upper 16 bits of result.                            |
| MUL_IEEE                 | IEEE Floating-point multiply. Uses IEEE rules for 0*anything.                         |
| MULADD                   | Floating-point multiply-add (MAD).                                                    |
| MULADD_D2                | Floating-point multiply-add (MAD), followed by divide by 2.                           |

| Mnemonic             | Description                                                                                                                                                                                                                                                                  |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MULADD_M2            | Floating-point multiply-add (MAD), followed by multiply by 2.                                                                                                                                                                                                                |
| MULADD_M4            | Floating-point multiply-add (MAD), followed by multiply by 4.                                                                                                                                                                                                                |
| MULADD_IEEE          | Floating-point multiply-add (MAD). Uses IEEE rules for 0*anything.                                                                                                                                                                                                           |
| MULADD_IEEE_D2       | IEEE Floating-point multiply-add (MAD), followed by divide by 2. Uses IEEE rules for 0*anything.                                                                                                                                                                             |
| MULADD_IEEE_M2       | IEEE Floating-point multiply-add (MAD), followed by multiply by 2. Uses IEEE rules for 0*anything.                                                                                                                                                                           |
| MULADD_IEEE_M4       | IEEE Floating-point multiply-add (MAD), followed by multiply by 4. Uses IEEE rules for 0*anything.                                                                                                                                                                           |
| PRED_SET_CLR         | Predicate counter clear. Update predicate register.                                                                                                                                                                                                                          |
| PRED_SET_INV         | Predicate counter invert. Update predicate register.                                                                                                                                                                                                                         |
| PRED_SET_POP         | Predicate counter pop. Updates predicate register.                                                                                                                                                                                                                           |
| PRED_SET_RESTORE     | Predicate counter restore. Update predicate register.                                                                                                                                                                                                                        |
| PRED_SETE            | Floating-point predicate set equal. Update predicate register.                                                                                                                                                                                                               |
| PRED_SETE_PUSH       | Predicate counter increment equal. Update predicate register.                                                                                                                                                                                                                |
| PRED_SETGE           | Floating-point predicate set greater than equal. Update predicate register.                                                                                                                                                                                                  |
| PRED_SETGE_PUSH      | Predicate counter increment greater than equal. Update predicate register.                                                                                                                                                                                                   |
| PRED_SETGT           | Floating-point predicate set greater than. Update predicate register.                                                                                                                                                                                                        |
| PRED_SETGT_PUSH      | Predicate counter increment greater than. Update predicate register.                                                                                                                                                                                                         |
| PRED_SETNE           | Floating-point predicate set not equal. Update predicate register.                                                                                                                                                                                                           |
| PRED_SETNE_PUSH      | Predicate counter increment not equal. Update predicate register.                                                                                                                                                                                                            |
| RNDNE                | Floating-point Round-to-Nearest-Even Integer.                                                                                                                                                                                                                                |
| SETE                 | Floating-point set equal.                                                                                                                                                                                                                                                    |
| SETE_DX10            | Floating-point equal based on floating-point arguments. The result, however, is integer.                                                                                                                                                                                     |
| SETGE                | Floating-point set greater than equal.                                                                                                                                                                                                                                       |
| SETGE_DX10           | Floating-point greater than or equal based on floating-point arguments. The result, however, is integer.                                                                                                                                                                     |
| SETGT                | Floating-point set greater than.                                                                                                                                                                                                                                             |
| SETGT_DX10           | Floating-point greater than based on floating-point arguments. The result, however, is integer.                                                                                                                                                                              |
| SETNE                | Floating-point set not equal.                                                                                                                                                                                                                                                |
| SETNE_DX10           | Floating-point not equal based on floating-point arguments. The result, however, is integer.                                                                                                                                                                                 |
| TRUNC                | Floating-point integer part of src0.                                                                                                                                                                                                                                         |
| Reduction Operations |                                                                                                                                                                                                                                                                              |
| ADD_INT              | Integer add based on signed or unsigned integer elements.                                                                                                                                                                                                                    |
| CUBE                 | Cubemap instruction. It takes two source operands (SrcA = Rn.zzxy, SrcB = Rn.yxzz). All four vector elements must share this instruction. Output clamp and modifier do not affect FaceID in the resulting W vector element.                                                  |
| DOT4                 | Four-element dot product. The result is replicated in all four vector elements. All four vector elements must share this instruction. Only the PV.X register element holds the result; the processor is responsible for selecting this swizzle code in the bypass operation. |

| Table 4.4 Al | U Instructions |
|--------------|----------------|
|--------------|----------------|

| Mnemonic                 | Description                                                                                                                                                                                                                                                                                                             |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOT4_IEEE                | Four-element dot product. The result is replicated in all four vector elements. Uses IEEE rules for 0*anything. All four ALU.[X,Y,Z,W] instructions must share this instruction. Only the PV.X register element holds the result; the processor is responsible for selecting this swizzle code in the bypass operation. |
| FLT32_TO_FLT64           | Floating-point 32-bit convert to 64-bit floating-point.                                                                                                                                                                                                                                                                 |
| FLT64_TO_FLT32           | Floating-point 64-bit convert to 32-bit floating-point.                                                                                                                                                                                                                                                                 |
| FRACT_64                 | Positive fractional part of a 64-bit floating-point value.                                                                                                                                                                                                                                                              |
| FREXP_64                 | Split double-precision floating-point into fraction and exponent.                                                                                                                                                                                                                                                       |
| LDEXP_64                 | Combine separate fraction and exponent into double-precision.                                                                                                                                                                                                                                                           |
| MAX4                     | Four-element maximum. The result is replicated in all four vector elements.<br>All four vector elements must share this instruction. Only the PV.X register element<br>holds the result, and the processor is responsible for selecting this swizzle code in<br>the bypass operation.                                   |
| MUL_64                   | Floating-point multiply, 64-bit.                                                                                                                                                                                                                                                                                        |
| MULADD_64                | Floating-point multiply-add, 64-bit.                                                                                                                                                                                                                                                                                    |
| PRED_SETE_64             | Floating-point predicate set if equal, 64-bit.                                                                                                                                                                                                                                                                          |
| PRED_SETGE_64            | Floating-point predicate set if greater than or equal, 64-bit.                                                                                                                                                                                                                                                          |
| PRED_SETGT_64            | Floating-point predicate set, if greater than, 64-bit.                                                                                                                                                                                                                                                                  |
| Non-Reduction Operations |                                                                                                                                                                                                                                                                                                                         |
| MOVA                     | Round floating-point to the nearest integer in the range [-256, +255], and copy to address register (AR) and to a GPR.                                                                                                                                                                                                  |
| MOVA_FLOOR               | Truncate floating-point to the nearest integer in the range [-256, +255], and copy to address register (AR) and to a GPR.                                                                                                                                                                                               |
| MOVA_INT                 | Clamp signed integer to the range [-256, +255], and copy to address register (AR) and to a GPR.                                                                                                                                                                                                                         |
| Integer Operations       |                                                                                                                                                                                                                                                                                                                         |
| FLT_TO_INT               | Floating-point input is converted to a signed integer value using truncation. If the value does fit in 32 bits, the low-order bits are used.                                                                                                                                                                            |
| FLT_TO_UINT              | Convert floating point to integer.                                                                                                                                                                                                                                                                                      |
| INT_TO_FLT               | The input is interpreted as a signed integer value and converted to a floating-point value.                                                                                                                                                                                                                             |
| MULHI_INT                | The arguments are interpreted as signed integers. The result represents the high-<br>order 32 bits of the multiply result.                                                                                                                                                                                              |
| MULHI_UINT               | The arguments are interpreted as unsigned integers. The result represents the high-<br>order 32 bits of the multiply result.                                                                                                                                                                                            |
| MULLO_INT                | The arguments are interpreted as signed integers. The result represents the low-<br>order 32 bits of the multiply result.                                                                                                                                                                                               |
| MULLO_UINT               | The arguments are interpreted as unsigned integers. The result represents the low-<br>order 32 bits of the multiply result.                                                                                                                                                                                             |
| RECIP_INT                | Integer reciprocal. The argument is interpreted as a signed integer. The result is interpreted as a fractional signed integer. The result for 0x0 is undefined.                                                                                                                                                         |
| RECIP_UINT               | Unsigned integer reciprocal. The argument is interpreted as an unsigned integer. The result is interpreted as a fractional unsigned integer. The result for 0x0 is undefined.                                                                                                                                           |
| UINT_TO_FLT              | The input is interpreted as an unsigned integer value and converted to a float.                                                                                                                                                                                                                                         |

| Mnemonic                 | Description                                                                                                                                                                                                 |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Floating-Point Operation | S                                                                                                                                                                                                           |
| COS                      | Cosine function. Valid input domain [-PI, +PI].                                                                                                                                                             |
| EXP_IEEE                 | Base2 exponent function.                                                                                                                                                                                    |
| LOG_CLAMPED              | Base2 log function.                                                                                                                                                                                         |
| LOG_IEEE                 | Base2 log function.                                                                                                                                                                                         |
| MUL_LIT                  | The result is replicated in all four vector elements. It is used primarily when emu-<br>lating a LIT operation (Blinn's lighting equation). Zero times anything is zero.<br>Instruction takes three inputs. |
| MUL_LIT_D2               | MUL_LIT operation, followed by divide by 2.                                                                                                                                                                 |
| MUL_LIT_M2               | MUL_LIT operation, followed by multiply by 2.                                                                                                                                                               |
| MUL_LIT_M4               | MUL_LIT operation, followed by multiply by 4.                                                                                                                                                               |
| RECIP_CLAMPED            | Reciprocal where the result is clamped to + or - max float                                                                                                                                                  |
| RECIP_FF                 | Reciprocal where infinity is replaced with zero.                                                                                                                                                            |
| RECIP_IEEE               | Standard reciprocal following IEEE rules.                                                                                                                                                                   |
| RECIPSQRT_CLAMPED        | Reciprocal square root where the result is clamped to + or - max float                                                                                                                                      |
| RECIPSQRT_FF             | Reciprocal square root where infinity is replaced with zero.                                                                                                                                                |
| RECIPSQRT_IEEE           | Standard reciprocal square root following IEEE rules.                                                                                                                                                       |
| SIN                      | Sine function. Valid input domain [-PI, +PI].                                                                                                                                                               |
| SQRT_IEEE                | Standard square root following IEEE rules.                                                                                                                                                                  |

| Table 4.4 | ALU | Instructions |
|-----------|-----|--------------|
|-----------|-----|--------------|

## 4.8.1 KILL and PRED\_SET\* Instruction Restrictions

Only a pixel shader (PS) program can execute a pixel kill (KILL) instruction. This instruction is illegal in other program types. A KILL instruction is the last instruction in an ALU clause, because the remaining instructions executed in the clause do not reflect the updated valid state after the kill operation. Two KILL instructions cannot be co-issued.

The term PRED\_SET\* is any instruction that computes a new predicate value that can update the local predicate or active mask. Two PRED\_SET\* instructions cannot be co-issued. Also, PRED\_SET\* and KILL instructions cannot be co-issued. Behavior is undefined if any of these co-issue restrictions are violated.

## 4.8.2 Reduction Instruction Restrictions

When any reduction instruction (DOT4, DOT4\_IEEE, CUBE, and MAX4) is used, it must be executed on all four elements of a single vector. Reduction operations compute only one output; so, ensure that the values in the OMOD and CLAMP fields are the same for all four instructions.

## 4.8.3 MOVA\* Restrictions

All MOVA\* instructions shown in Table 4.4 write vector elements of the address register (AR). They do not need to execute on all of the ALU.[X,Y,Z,W] operands at the same time. One ALU.[X,Y,Z,W] unit can execute a MOVA\* operation while

#### AMD HD 6900 Series Technology

other ALU.[X,Y,Z,W] units execute other operations. Software can issue up to four MOVA instructions in a single instruction group to change all four elements of the AR register. A MOVA\* instruction issued in ALU.X writes AR.X, regardless of any GPR write mask used.

Predication is allowed on any MOVA\* instruction.

MOVA\* instructions must not be used in an instruction group that uses AR indexing in any slot (even slots that are not executing MOVA\*, and even for an index not being changed by MOVA\*). To perform this operation, split it into two separate instruction groups: the first performing a MOV with GPR-indexed source into a temporary GPR, and the second performing the MOVA\* on the temporary GPR.

MOVA\* instructions produce undefined output values. To inhibit the GPR destination write, clear the WRITE\_MASK field for any MOVA\* instruction. Do not use the corresponding PV vector element(s) in the following ALU instruction group.

# 4.9 ALU Outputs

The following subsections describe the output modifiers, destination registers, predicate output, NOP instruction, and MOVA instructions.

## 4.9.1 Output Modifiers

Each ALU output passes through an output modifier before being written to the PV registers and the destination GPRs. This output modifier works for floating-point outputs only.

The first part of the output modifier is to scale the result by a factor of 2.0 (either multiply or divide) or 4.0 (multiply only). For instructions with two source operands, this output modifier is specified in the instruction's OMOD field. For instructions with three source operands, the modifier is specified as part of the opcode. As a result, it is available only for certain instructions. The modifier works with floating-point values only; it is not valid for integer operations. For non-reduction operations, each instruction can specify a different value for OMOD. Reduction operations compute only one output. Each instruction for a reduction operation must use the same OMOD value (for instructions with two source operands).

The second part of the output modification is to clamp the result to [0.0, 1.0]. This is controlled by the instruction's CLAMP field. The clamp modifier works only with floating-point values; it is not valid, and should be disabled, for integer operations. For non-reduction operations, each instruction can specify a different value for CLAMP. Reduction operations only compute one output. Each instruction for a reduction operation must use the same CLAMP value.

## 4.9.2 Destination Registers

The results are written to PV registers and to the destination GPR specified in the DST\_GPR field of the instruction. The destination GPR can be relative to an index. To enable this, set the DST\_REL bit, and specify an appropriate INDEX\_MODE. The INDEX\_MODE parameter is shared with the input operands for the instruction. If the resulting GPR address is not in  $[0, \text{GPR}_COUNT - 1]$ , which are the declared GPRs for this thread, and are not in [127 - N + 1, 127], which are the *N* temporary GPRs, then no GPR write is performed; only PV registers are updated.

Instructions with two source operands have a write mask, WRITE\_MASK, that determines if the result is written to a GPR. The PV registers result is updated even if WRITE\_MASK is 0. Instructions with three source operands have no write mask; however, you can specify an out-of-bounds GPR destination to inhibit their write. For example, if the thread is using four clause temporaries and less than 124 GPRs, it is safe to use DST\_GPR = 123 to ignore the result. Otherwise, you must sacrifice one of the temporary GPRs for instructions with three source operands. The PV registers result is updated for instructions with three source operands even if the destination GPR address is invalid.

Two instructions running on the ALU.[X,Y,Z,W] units cannot write to the same GPR element.

## 4.9.3 Predicate Output

Instructions with two source operands that affect the internal predicate have two additional bits: UPDATE\_PRED and UPDATE\_EXEC\_MASK. The UPDATE\_PRED bit determines whether to write the updated predicate results internally (only valid until the end of the clause). If UPDATE\_PRED is set, the new predicate takes effect on the next ALU instruction group. The UPDATE\_EXEC\_MASK bit determines whether to send the new predicate result back to the CF program. The active mask persists across clauses and is used by the CF program, but does not take affect until the end of the current ALU clause. UPDATE\_PRED and UPDATE\_EXEC\_MASK must be cleared for instructions that do not compute a new predicate result.

### 4.9.4 NOP Instruction

NOP instructions perform no writes to GPRs, and they invalidate PV registers.

#### 4.9.5 MOVA Instructions

MOVA\* instructions update the constant register and AR. They are not designed to write values into the GPR registers. Writing to PV registers and any write to a GPR has undefined results. It is strongly recommended that software clear the WRITE\_MASK bit for any MOVA\* instruction, and does not attempt to use the corresponding PV register value in the following instruction. At most one MOVA instruction can be present in an instruction group. The MOVA instruction also can update the clause global register.

# 4.10 Predication and Branch Counters

The processor maintains one predicate bit per pixel within an ALU clause. This predicate initially reflects the active Mask from the processor. The predicate can be updated during the ALU clause using various PRED\_SET\* and stack operations. The predicate bit does not persist past the end of an ALU clause. To carry a predicate across clauses, an ALU instruction group can update the active Mask that is used for subsequent clauses, as described in Section 4.9.3.

Each instruction can be conditioned on the predicate, using the instruction's PRED\_SEL field. Different instructions in the same instruction group can be predicated differently. The predicate condition can be one of three values:

- PRED\_SEL\_OFF Always execute the instruction.
- PRED\_SEL\_ZERO Execute the instruction if the pixel's predicate bit is currently zero.
- PRED\_ZEL\_ONE Execute the instruction if the pixel's predicate bit is currently one.

If an instruction is disabled by the predicate bit, then no GPR value is written, the PV registers are not updated. Also, the PRED\_SET\*, MOVA, and KILL instructions, which have an effect on non-register state, have no effect for that pixel. An instruction that modifies the ALU predicate (for example: PRED\_SET\*) can choose to update the predicate bit using UPDATE\_PRED, and it can separately choose to send a new active Mask based on the *computed* predicate using UPDATE\_EXEC\_MASK. An instruction can compute a new predicate and choose to update *only* the processor's active Mask. In this case, the processor sees the computed predicate, not the old predicate that persists.

Instruction groups that do not compute a new predicate result must clear the UPDATE\_PRED and UPDATE\_EXEC\_MASK fields of their instructions. At most one instruction in an instruction group can be a PRED\_SET\* instruction; thus, at most one instruction can have either of these bits set.

In addition to predicates, flow control relies on maintenance of branch counters. Branch counters are maintained in normal GPRs and are manipulated by the various predicate operations. Software can inhibit branch-counter updating by simply disabling the GPR write for the operation, using the instruction's WRITE\_MASK field.

## 4.11 Adjacent-Instruction Dependencies

Register write or read dependencies can exist between two adjacent ALU instruction groups. When an ALU instruction group writes to a GPR, the value is not immediately available for reading by the next instruction group. In most cases, the processor avoids stalling by detecting when the second instruction group references a GPR written by the first instruction group, then substituting the dependent register read with a reference to the previous ALU.[X,Y,Z,W] result (in the PV register). If the write is predicated, a special override is used to ensure

the value is read from the original register or PV register, depending on the previous predication. A compiler does not need to do anything special to enable this behavior. However, there are cases where this optimization is not available, and the compiler must either insert a NOP or otherwise defer the dependent register read for one instruction group.

Application software does not need to do anything special in any of the following cases. These are cases in which the processor explicitly detects a dependency and optimizes the instruction-group pair to avoid a stall.

- Write to RN or RN[LOOP\_INDEX], followed by read from RM or RM[LOOP INDEX]; N may or may not equal M.
- Write to RN[GPR\_INDEX], followed by read from RM[gpr\_index]; N may or may not equal M.

Application software also does not need to do anything special in the following cases. In these cases, the processor does nothing special, but the pairing is legal because there is no aliasing or dependency.

- Write to RN, followed by read from RM[GPR\_INDEX]. The compiler ensures
   N != M + GPR INDEX.
- Write to RN[LOOP\_INDEX], followed by read from RM[GPR\_INDEX]. The compiler ensures N + loop index != M + GPR INDEX.
- Write to RN[GPR\_INDEX], followed by read from RM. The compiler ensures N + GPR INDEX != M.
- Write to RN[GPR\_INDEX], followed by read from RM[LOOP\_INDEX]. The compiler ensures N + GPR INDEX != M + LOOP INDEX.

To illustrate, the following example instruction-group pairs are legal.

```
R1 = R0;
R2 = R1;// rewritten to R2 = PV.
R2 = R0;
R2 = R1 predicated;
R3 = R2;// rewritten to R3 = PV, override for R2.
R1[gpr_index] = R0;
R2 = R1[gpr_index];// rewritten to R2 = PV.
R2[gpr_index] = R0;
R2[gpr_index] = R1 predicated;
R3 = R2[gpr_index];// rewritten to R3 = PV, override for R2[GPR_INDEX].
R1[gpr_index] = R0;// compiler guarantees GPR_INDEX != 0.
R2 = R1;// never a dependent read.
R1[loop_index] = R0;// LOOP_INDEX might be 0.
R2 = R1;// can be dependent, the processor will detect if it is.
```

The following example instruction-group pairs are illegal.

```
R1[gpr_index] = R0;// GPR_INDEX might be zero.
R2 = R1;// can be dependent, the processor doesn't catch this.
R1[gpr_index] = R0;// GPR_INDEX can equal loop_index.
R2 = R1[loop_index];// can be dependent, the processor doesn't catch
this.
```

# 4.12 Double-Precision Floating-Point Operations

Unless otherwise stated in this document, floating-point operations and operands are single-precision. There are, however, some double-precision floating-point instructions. These double-precision instructions support higher precision calculations and conversion between single- and double-precision formats. Basic add, multiply, and multiply-add operations are implemented using the IEEE 754 round-to-nearest mode. Note that double-precision floating-point (DPFP) is not available on all R7xx products; therefore, check the specifications of your particular product to determine if DPFP is supported.

The mnemonics and 64-bit operands of double-precision instructions contain the suffix \_64. The instructions occupy either two or four slots in an instruction group (Section 4.3, "ALU Instruction Slots and Instruction Groups," page 4-3), as specified in their descriptions in Section 9.2, "ALU Instructions," page 9-23. All source operands are double-precision numbers, except 32-bit operands in format-conversion operations. Source operands are stored in GPRs as a 32-bit high (most-significant) doubleword and a 32-bit low (least-significant) doubleword, in elements ALU.[X,Y] and/or elements ALU.[Z,W]. The result of a double-precision operation is also stored similarly, but the order of doublewords is usually inverted with respect to the source operands.

# 4.13 Wavefront Synchronization Within a Work-Group

Wavefronts within a work-group can synchronize with each other to share data or to provide mutually exclusive access to shared data. This is done by:

• inst\_group\_barrier (sync\_barrier) – when a wavefront reaches this point, it remains inactive until all wavefronts in the group reach it, then all become active.

When a wavefront executes an instruction, the wavefront becomes inactive and remains inactive until all other wavefronts in the work-group have completed execution of the instruction. At this point, all wavefronts become active again.

## 4.13.1 ALU Rounding and Denormals

The default rounding modes for a kernel and default denorm handling are set in the SQ\_PGM\_RESOURCES2 register. This applies to all ALU instructions. Within an ALU clause, the kernel can include a SET\_MODE instruction, which temporarily overrides the rounding and denorm modes. SET\_MODE affects other instructions in the current group (x,y,z,w,t) and stays in effect either until the next SET\_MODE or until the end of the clause, when it returns to the default register value.

Note that the SET\_MODE instruction changes <u>all</u> round and denorm values; it is not possible to override some and leave others at the default setting.

Round modes:

Round to nearest

Round toward 0 (truncate)

Round toward +infinity

Round toward -infinity

Denormal handling:

| single_denorm_flush_input             | (on/off) |
|---------------------------------------|----------|
| single_denorm_force_underflow_to_zero | (on/off) |
| double_denorm_flush_input             | (on/off) |
| double_denorm_force_underflow_to_zero | (on/off) |

## 4.13.2 Floating-Point Flags

This feature exists only on GPUs that support double-precision floating-point operations.

Each floating point operation generates a six-bit flag per work-item (combined result of x,y,z,w); this indicates which (if any) floating-point exception occurred during this instruction group. These flags can be moved to, and from, GPRs.

The flags are:

| [5]     | [4]       | [3]      | [2]              | [1]      | [0]               |
|---------|-----------|----------|------------------|----------|-------------------|
| Inexact | Underflow | Overflow | Division by Zero | Denormal | Invalid Operation |

These flags are cleared to zero automatically at the beginning of each ALU clause. Flags are set by every instruction, and the flags are accumulated by logically ORing the flags from the current instruction with the results from previous ones.

Two ALU instructions operate on these flags:

OP2 INST STORE FLAGS: copies the flag values into the destination GPR.

OP2\_INST\_LOAD\_STORE\_FLAGS: copies the flag values into destination GPR, and copies the value from source GPR into the flags, overwriting the previous flag values.

# Chapter 5 Texture Cache Clauses

Software initiates a fetch through a texture cache clause with the TC control-flow instruction, which uses the  $CF_WORD[0 \ 1]$  microcode formats. Instructions for a fetch through a texture cache clause use the  $TEX_WORD[0,1,2]$  microcode formats, with a fourth (high-order) doubleword of zeros.

A fetch through a texture cache clause consists of instructions that lookup texture elements, called *texels*, based on a GPR address. Texture instructions are used for both fetches through a texture cache clause and constant-fetch operations. A texture clause can be at most eight instructions long.

Each texture instruction has a RESOURCE\_ID field, which specifies an ID for the buffer address, size, and format to read, and a SAMPLER\_ID field, which specifies an ID for filter and other options. The instruction reads the texture coordinate from the SRC\_GPR. The SRC\_REL bit determines if the address is absolute or relative to the loop index (aL). The result is written to the DST\_GPR. The DST\_REL bit determines if the address is absolute or relative to the loop index (aL). The result or relative to the loop index (aL). Both the fetch coordinate and the resulting four-element data from memory can be swizzled. The source elements for the swizzle are specified with the SRC\_SEL\_[X,Y,Z,W] fields; a source element also can use the swizzle constants 0.0 and 1.0. The destination elements for the swizzle are specified with the DST\_SEL\_[X,Y,Z,W] fields; it can write any of the fetched elements, the value 0.0, or the value 1.0. To disable an element write, set the DST\_SEL\_[X,Y,Z,W] fields to the SEL MASK value.

Individual texture instructions cannot be predicated; predicated fetches through a texture cache clause must be done at the CF level, by making the textureclause instruction conditional. All texture instructions in the clause are executed with the conditional constraint specified by the CF instruction.

# 5.1 Microcode Formats for Fetches Through a Texture Cache Clause

Microcode formats for fetches through a texture cache clause are organized in 4-tuples of 32-bit doublewords. Figure 5.1 shows the doubleword layouts in memory, in which +0, +4, +8, and +12 indicate the relative byte offset of the doublewords in memory; LSB indicates the least-significant (low-order) byte; and the high-order doubleword is padded with zeros.



Figure 5.1 Microcode-Format 4-Tuple for Fetches Through a Texture Cache Clause

# 5.2 Constant-Fetch Operations

The buffer ID space, specified in the RESOURCE\_ID field of the TEX\_WORDO microcode format, is eight bits wide, allowing a constant and a fetch through a texture cache clause to coexist in the same ID space. The two types of fetches differ according to the manner in which their resources are organized.

## 5.3 FETCH WHOLE QUAD and WHOLE QUAD MODE

The processor executes pixel threads in groups of four, called *quads*. Sometimes the edge of a primitive (such as a triangle) cuts through a quad so that some pixels in the quad are outside the primitive. The threads executing these pixels are placed in the invalid state.

The following two features are sometimes helpful when computing the inputs to gradient operations:

- Instructions for fetch through a texture cache clause contain a bit (FETCH\_WHOLE\_QUAD) if this bit is set the fetches from invalid pixels are still executed.
- Within a quad, some pixels may have the active Mask set to execute while others may be set to skip. Normally the pixels which are set to skip, to do NOT execute instructions, however if the WHOLE\_QUAD\_MODE bit is set, the all four thread in the quad execute if at least one pipeline is set to execute.

# 5.4 Constant Sharing

ES, GS, and VS kernels can, on a per-clause basis, either their own texture and sampler constants or those of the other shader type.

ES/VS can use their own or use GS constant buffers, and GS can use its own or ES/VS ones. This is for cases when the GS and VS shaders can be merged into a single hardware shader stage.

This capability is activated by setting the ALT\_CONSTS bit in the SQ\_TEX\_WORDO.

Constant Sharing Copyright © 2011 Advanced Micro Devices, Inc. All rights reserved.

# Chapter 6 Memory Read Clauses

Software initiates a memory read clause with the VC or TC control-flow instructions, both of which use  $CF_WORD[0,1]$  microcode formats. Memory read instructions within the clause use the MEM\_RD\_WORD[0,1,2], with a fourth double-dword of zeros.

A memory-read clause consists of instructions that fetch data from one of three types of buffers:

- Scratch
- Reduction
- Scatter (general read/write)

Reads from these buffer types can be intermixed within a clause, and the clause can consist of up to 16 memory read instructions. Memory read instructions can be in the same clause as instructions for fetches through texture clauses, but not in the same clause as global data share instructions.

Many of the instruction word fields are identical to those of a buffer read. The fields that differ are:

- elem size
- uncached
- array\_base
- array size
- indexed

Uncached is described in the next section.

The other four are identical to the fields with the same name in the EXPORT instructions that write to those memory buffers.

# 6.1 Memory Address Calculation

#### Scratch:

Before this calculation, SRC GPR is clamped to the range: [0, array\_size-1].

AMD HD 6900 Series Instruction Set Architecture Copyright © 2011 Advanced Micro Devices, Inc. All rights reserved.

#### AMD HD 6900 Series Technology

Vectorsize is the number of threads in a wavefront. ThreadInWavefront is a constant value unique to each thread: 0...63. The component\_offset is 0 for x, 1 for y, 2 for z, and 3 for w.

#### Scatter:

```
memory address = Array_base + SRC_GPR + (burst_counter * (elemsize+1))
Array-size is not used.
```

## 6.2 Cached and Uncached Reads

Memory read instructions have a bitfield that controls whether to use or bypass the on-chip memory cache: MEM\_RD\_WORDO.UNCACHED. This bit must be set whenever a kernel writes data to a buffer and reads it back within the same invocation of the kernel. It can only be cleared when data written to memory has been flushed to memory before the kernel is executed.

# 6.3 Burst Memory Reads

Burst memory reads allow up to 16 consecutive locations to be read into up to 16 consecutive GPRs. The burst count is specified in the MEM\_RD\_WORD0.BURST\_CNT field. For each iteration of the burst, the DST\_GPR is incremented by 1, and the ARRAY\_BASE is incremented by (elemsize + 1) \* vectorSize.

## 6.4 UAV Reads and Writes

Note that the term Random Access Target (RAT), which is part of numerous instruction names, is synonymous with unordered access view (UAV).

UAV buffers permit unordered accesses (the order of multiple writes is not guaranteed) and allows the user to perform atomic arithmetic operations on the contents of the buffer. These atomic operations combine data from the GPRs with data in memory, and write the result back to memory. Optionally, these operations can also return the value that was in memory prior to the instruction back to the shader.

#### 6.4.1 UAV Writes

The following instructions are used to write to UAVs:

- CF\_INST\_MEM\_RAT This is the basic version of the write instruction. It sends an address and write-data from the shader to the memory system along with the RAT operation (write, add, sub rtn, etc.).
- CF\_INST\_MEM\_RAT\_CACHELESS Used only for store\_typed and store\_raw, but improve performance when data reuse is not likely.

- CF\_INST\_MEM\_RAT\_COMBINED\_CACHELESS Improves performance by sending both the address and data at the same time. This only works when the address and data can be packed into fewer than five contiguous GPRs.
- CF\_INST\_MEM\_RAT\_COMBINED Improves performance by sending both the address and data at the same time. This only works when the address and data can be packed into fewer than five contiguous GPRs.

Each of these instructions has a RAT\_INST field, which determines what operation to perform on the data: write, add to data in memory, etc. The \_RTN versions of these instructions cause the memory system to return the value in memory back to the shader before RAT\_INST is executed. The data is not returned directly to the GPR, but is copied into a special memory buffer where the kernel can later read it through the texture cache (TC).

## 6.4.2 UAV Reads

UAV buffers can be read in one of two ways:

1. Use the CF\_INST\_MEM\_RAT instructions above with the RAT\_INST field set to READ. This causes data from the UAV buffer to be copied to the 'return' buffer (as if an \_RTN type instruction were executed). The shader then reads the value from the return buffer through the TC.

2. Go directly through the TC by using uncached buffer reads.

UAV Reads and Writes Copyright © 2011 Advanced Micro Devices, Inc. All rights reserved.

# Chapter 7 Data Share Operations

Local data share (LDS) is a very low-latency, RAM scratchpad for temporary data with at least one order of magnitude higher effective bandwidth than direct, uncached global memory. It permits sharing of data between work-items in a work-group, as well as holding parameters for pixel shader parameter interpolation. Unlike read-only caches, the LDS permits high-speed write-to-read re-use of the memory space (full gather/read/load and scatter/write/store operations).

## 7.1 Overview

Figure 7.1 shows the conceptual framework of the LDS is integration into the memory of AMD GPUs using OpenCL.



Figure 7.1 High-Level Memory Configuration

Physically located on-chip, directly next to the ALUs, the LDS is approximately two orders of magnitude faster than global memory (assuming no bank conflicts).

#### AMD HD 6900 Series Technology

There are 32 kB memory per compute unit, segmented into 32 or 16 banks (depending on the GPU type) of 1 k dwords (for 32 banks) or 2 k dwords (for 16 banks). Each bank is a 256x32 two-port RAM (1R/1W per clock cycle). Dwords are placed in the banks serially, but all banks can execute a store or load simultaneously. Wavefronts are split over two or four banks, depending on the GPU. One work-group can request up to 32 kB memory. Reads across wavefront are dispatched over four cycles in waterfall.

The high bandwidth of the LDS memory is achieved not only through its proximity to the ALUs, but also through simultaneous access to its memory banks. Thus, it is possible to concurrently execute 16 write or read instructions, each nominally 32-bits; extended instructions, read2/write2, can be 64-bits each. If, however, more than one access attempt is made to the same bank at the same time, a bank conflict occurs. In this case, for indexed and atomic operations, hardware prevents the attempted concurrent accesses to the same bank by turning them into serial accesses. This decreases the effective bandwidth of the LDS. For maximum throughput (optimal efficiency), therefore, it is important to avoid bank conflicts by selecting strides. A knowledge of request scheduling and address mapping is key to achieving this.

# 7.2 Dataflow in Memory Hierarchy



Figure 7.2 is a conceptual diagram of the dataflow within the memory structure.

Figure 7.2 Memory Hierarchy Dataflow

To load data into LDS from global memory, it is read from global memory and placed into the work-item's registers; then, a store is performed to LDS. Similarly, to store data into global memory, data is read from LDS and placed into the work-item's registers, then placed into global memory. To make effective use of the LDS, an algorithm must perform many operations on what is transferred between global memory and LDS.

LDS atomics are performed in the LDS hardware. (Thus, although ALUs are not directly used for these operations, latency is incurred by the LDS executing this function.) If the algorithm does not require write-to-read reuse (the data is read only), it usually is better to use the image dataflow (see right side of Figure 7.2) because of the cache hierarchy.

Actually, buffer reads may use L1 and L2. When caching is not used for a buffer, reads from that buffer bypass L2; however, there is data sharing in L1 within a clause. After a buffer read, the line is invalidated; then, on the next read, it is read again (from the same wavefront or from a different clause). After a buffer write, the changed parts of the cache line are written to memory.

Buffers and images are written through the CB/DB cache, but this is flushed immediately after an image write.

The data in private memory is first placed in registers. If more private memory is used than can be placed in registers, or dynamic indexing is used on private arrays, the overflow data is placed (spilled) into scratch memory. Scratch memory is a private subset of global memory, so performance can be dramatically degraded if spilling occurs.

Global memory can be in the high-speed GPU memory (VRAM) or in the host memory, which is accessed by the PCIe bus. A work-item can access global memory either as a buffer or a memory object. Buffer objects are generally read and written directly by the work-items. Data is accessed through the L2 and L1 data caches on the GPU, but immediately invalidated at the end of a clause. Thus, data reuse is available within a wavefront for a given clause. This limited form of caching provides read coalescing among work-items in a wavefront. Similarly, writes are executed through the "fast-path" (depth buffer or DB) or "complete-path" (color buffer or CB), which have write-only caches that are invalidated, and all update bits are sent to memory at the end of a clause. The DB is the raw, high-speed, 32-bit only data write path. The CB is used for format conversion and atomics.

Global atomic operations are executed through the complete-path; the CB caches perform the atomic. Atomic operations in which the return value is not used ("fire-and-forget") can be pipelined, and the work-item does not have to wait for the atomic to complete before continuing. If the return value is used, the work-item must wait for the atomic to complete, the line to be flushed, and a read from global memory.

Image objects are limited to read-only or write-only (no concurrent r/w). Thus, on reads, the data is cached through the L2 and L1 data caches; on writes, the data is cached through the CB/DB buffers.

# 7.3 LDS Access

The LDS is accessed using only ALU instructions. These instructions can direct the ALUs to read out up to three dwords per thread (1 address + 2 data) and store them into the LDS. The data is read from the GPRs similar to a MOVA,

#### AMD HD 6900 SERIES TECHNOLOGY

then transferred to the LDS input-queue (IQ). The address and data are then written into the RAMs over as many cycles are necessary to avoid write port conflicts. There are three ways to read data out of the LDS in one of three ways:

- Direct
- Parameter
- Indexed or atomic

#### 7.3.1 Direct Reads

The address comes directly from the instruction and has a uniform stride from thread to thread in the wave. Reads bypass the output queue and are directed straight to the shader processors. These reads can be part of any ALU operation, but must not cause LDS RAM read-port conflicts (bank conflicts), regardless of active mask.

Direct reads have an address and stride in the instruction word and can read src0 and src1 from the LDS so long as they do not conflict on LDS banks with themselves or each other (based on the strides and ignoring the active mask). Any ALU instruction in slot XYZW (not T) then can select src0 or src1 instead of a GPR or constant as a source operand by selecting src0 or src1 through the ALU\_WORD0 instruction (see page 9-23). Direct reads require many extra instruction fields. These are held in literal-constant 0 (xy). When an instruction uses lds\_directa or lds\_directb, Literal0 exists and defines the data on the A and B busses; it is not available as a constant. Each pixel receives a unique value (unless stride = 0).

The instruction's bank-swizzle must be set to place src0 on cycle 0, and src1 on cycle 1.

Literal0 holds:

#### <u>A Bus</u>

[12:0] offset a - Dword offset

[19:13] stride\_a — Dword stride. Work-items in a wavefront must not conflict. Legal values are: 0, 1, 3, ... (any odd number). A single direct fetch reads 16 dwords per cycle out of 32 banks.

[21:20] reserved.

- [31:23] reserved.

### B Bus

[44:32] offset b - Dword offset

[51:45] stride\_b — Dword stride. Work-items in a wavefront must not conflict. Legal values are: 0, 1, 3, ... (any odd number). A single direct fetch reads 16 dwords per cycle out of 32 banks. [53:52] reserved.

[62:55] reserved.

[63] direct\_read\_32 — Read 32 dwords of src0 in one cycle, then read 32 dwords of src1 in the next cycle, then read the last 32 dwords of src0 in next cycle, and finally read the last 32 dwords of src1 in fourth cycle (rather than 16 dwords of src0 and src1 in same cycle). In this mode, the legal strides are: 0, 1, or any number that is not an even multiple of 4.

### 7.3.2 Parameter Reads (Into Interpolation Instructions)

Parameter values are read directly out of the LDS for parameter interpolation. Unlike normal direct reads, the data is grouped so the four values sent to each shader processor are shared by the four pixels in the quad (since they all come from the same primitive). The data can represent either XY or ZW of [P0, P1-P0, and P2-P0]. Direct parameter reads are available only to the following instructions: interp\_xy and interp\_zw, interp\_x, and interp\_z. This generally is used in the graphics, not the OpenCL paths.

Parameter interpolation instructions interpolate two parameters (either XY or ZW) in one set of four vector instructions. The parameter AB select must be the same in all slots. The source-GPR varies when selecting either barycentric input register I or J. The output of interp\_xy appears in the X and Y slots; ZW in the Z and W slots. Other slots must be masked-out. The bank swizzle must be 210 (read the I/J GPR in the third cycle). Interp\_xy or \_zw must occupy all four instruction slots, even if only interpolating one parameter (write-mask out the other one if unused). These four slots interpolate two parameters.

```
X: interp_xy (210) <dstgpr>.x, <srcIgpr>.*, param_(0..32) // X = ytmp + paramA*J
Y: interp_xy (210) <dstgpr>.y, <srcJgpr>.*, param_(0..32) // Ytmp = paramA+paramB*I
Z: interp_xy (210) <dstgpr>.z, <srcIgpr>.*, param_(0..32) // result send to Y
W: interp_xy (210) <dstgpr>.w, <srcJgpr>.*, param_(0..32)
```

### 7.3.3 LDS Parameters

The LDS has two busses to send parameter data to the shader processors (A and B bus). Each shader processor can read from one or the other bus, but not both. The two busses send parameters for two different primitives. Interpolation can run at full rate if no cycle has more than two unique primitives among the four pixel quads across the four shader processors. If there are more than two primitives, the SQ waterfalls the operation over two cycles.

Parameter interpolation can occur in two ways:

 Direct Parameter Reads: The shader program reads parameter data directly from the LDS at a fixed offset and stride per instruction. Each read returns two of the three parameters (XYZW or P0, P1-P0, or P2-P0). All of the addressing is handled in hardware.  General Parameter Interpolation: This is the more flexible bus slower mode, in which the shader program computes the parameter's address per pixel in LDS and uses indexed-LDS-reads to retrieve the data. In this case, each pixel only receives one dword on each of the src0 and src1 busses per instruction.

Parameters are stored in LDS memory. Each parameter is 12 dwords: xyzw of P0, P1-P0, and P2-P0. They are stored in the order shown in Figure 7.3. Parameter data is always four-dword aligned. In general interpolation mode, the pixel shader must calculate the LDS address to read parameters:

LDS Address = param\_start\_offset + (attr# \* NumPrimsInVec \* 12dwords) + Prim#\*12 + attributeoffset(0,4,8 = p0xyzw,p10xyzw,p21xyzw)

 $\tt Param\_start\_offset is available as an inline-ALU-constant and is the value: LDS ALLOC PS (see Figure 7.3).$ 



Figure 7.3 LDS Layout with Parameters and Data Share

## 7.3.4 Indexed and Atomic Reads

For indexed reads, the address comes from a GPR (see Figure 7.4). First, for each work-item, an lds\_indexed\_op instruction reads the LDS address from the GPR into the input queue. Then, the LDS performs the reads over as many cycles as necessary to avoid conflicts, and places the data into the output queue. Last, a separate ALU instruction uses the data from the output queue as an ALU source (via src sel in the microcode).

For indexed writes, the address and data come from the GPRs. First an lds\_indexed\_op instruction reads GPR values (address and data) from the shader processor into the input queue. Then, the LDS performs the writes over as many cycles as necessary to avoid conflicts.

Atomic operations are a variant of the indexed read where the data after the GPRs is placed into the input queue. As data is read out from the LDS banks, it also passes through the atomic math unit (AMU) and is written back into the LDS. Optionally, the value before the arithmetic can be placed into the output queue to be read by a later ALU instruction.



Figure 7.4 LDS Dataflow

Indexed and atomic instructions read the LDS and place data either into the AMU, in which case the result of the arithmetic manipulation is written back into the LDS, or it is placed in one of the two available output queues. If it is written back into the LDS, it requires another ALU instruction to get the data out. From the output queues, data is pulled by an ALU instruction into the ALU as a source (either src0 or src1) for the operation specified by the instruction.

Indexed reads cause data to be loaded into the output queue. This queue is logically split into an A and B queue. Any ALU instruction can select to use the head of the A or B queue as a source operand (much like direct LDS reads). The instruction's src\_sel uses lds\_oqa or lds\_oqb to select this, and the FIFO is optionally popped after the entire XYZWT instruction group is executed. It is illegal for a shader to leave any data in the output queue at the end of the clause. Within an instruction group (xyzwt), all usages of the output queue must be of the same type (all pop or not pop; A and B must be the same.).

Note: this instruction does not require use of the literal constant.

# 7.4 Examples

### 7.4.1 LDS READ dst

One GPR (dst) holds the LDS address from which to read. The value from the GPR is sent to the LDS unit; the LDS reads its memory at that address and places that value into output queue A.

## 7.4.2 LDS\_WRITE dst, src0

One GPR (dst) holds the LDS address. Another GPR (src0) holds the data to write into LDS at that address. The two GPR values (address and data) are read out of the GPRs and sent to the LDS. When the LDS receives the address and data, it writes the data (src0) into the LDS at address (dst).

### 7.4.3 LDS ADD dst, src0

One GPR (dst) holds the LDS address. Another GPR (src0) holds the data to add to the data already in LDS at that address. The two GPR values (address and data) are read out of the GPRs and sent to the LDS. After receiving the address, LDS reads its memory at that address, adds the data value (from the src0 GPR), and writes the result into LDS at the specified address (dst).

#### 7.4.4 LDS ADD RTN dst, src0

One GPR (dst) holds the LDS address. Another GPR (src0) holds the data to add to the data already in LDS at that address. The two GPR values (address and data) are read out of the GPRs and sent to the LDS. When the LDS receives the address, it reads the LDS memory at that address, writes the value read from memory into the output queue (OQA), adds the data value from the src0 GPR, and writes the result into LDS at the dst address.

#### 7.4.5 LDS READ2 QAB, src0, src1

Two addresses are sent to LDS for lookups; their values are returned on the LDS stack. This works on all AMD GPUs, but only those with 32 LDS banks can take advantage of this. The following pseudo-code demonstrates this concept:

lid =local thread id val1 = lds[lid] val2 = lds[lid + stride]

When compiled, this is:

MOV r0.x, lid ADD\_INT r1.x r0.x, stride LDS\_READ2 QAB, r0.x, r1.x

Since there are no bank conflicts (lid is unique for thread in a wavefront), it is possible to achieve the peak LDS read bandwidth. Peak bandwidth requires that there are no bank conflicts across 32 threads. For a single wavefront of 64 threads, the first 32 threads are grouped, and their LDS addresses are checked for conflicts. If no conflicts exist, the read is executed in one cycle. If conflicts exist, then multiple cycles are taken. Similarly, the threads in the second half of the wavefront are checked for conflicts.

## 7.5 Performance and Optimization

See Chapter 4, "OpenCL Performance and Optimization," in the AMD Accelerated Parallel Processing OpenCL Programming Guide.

# Chapter 8 Instruction Set

This section describes the instruction set used by assemblers. The instructions grouped by the clauses in which they are used. Within each grouping, they are listed alphabetically, by mnemonic. All of the instructions have mnemonic prefixes, such as CF\_INST\_, OP2\_INST\_, or OP3\_INST\_. In this section's instruction list, only the portion of the mnemonic following the prefix is shown, although the full prefix is described in the text. The opcode and microcode formats for each instruction are also given. The microcode formats are described in Chapter 9, where the instructions are ordered by their microcode formats, rather than alphabetically by mnemonic. That chapter also defines the microcode field-name acronyms.

# 8.1 Control Flow (CF) Instructions

The CF instructions mnemonics begin with CF\_INST\_ in the CF\_INST field of their microcode formats.

#### Initiate ALU Clause

| Instruction | ALU                                                                                                                                                               |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Initiates an ALU clause. If the clause issues PRED_SET* instructions, each PRED_SET* instruction updates the active state but does not perform a stack operation. |
|             | The ALU instructions within an ALU clause are described in Section Chapter 4, "ALU Clauses," page 4-1 and Section 8.2, "ALU Instructions," page 8-48.             |

Microcode

| B Q<br>M | CF_INST | A<br>C | COUNT |  | KCACHE_ADDR1 | KCACHE_ADDR0 | KM1 | +4 |
|----------|---------|--------|-------|--|--------------|--------------|-----|----|
| KM0      | KB1     |        | KB0   |  | ADDR         |              |     | +0 |

Format CF\_ALU\_WORD0 (page 9-8) and CF\_ALU\_WORD1 (page 9-9).

Instruction Field  $CF_INST == CF_INST_ALU$ , opcode 8 (0x8).

| Instruction | ALU_BREAK                                                                                                                                                                                                                      |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Initiates an ALU clause. If the clause issues PRED_SET* instructions, each PRED_SET* instruction causes a break operation on the unmasked pixels. The instruction takes the address to the corresponding LOOP_END instruction. |
|             | ALU_BREAK is equivalent to PUSH, ALU, ELSE, CONTINUE, and POP.                                                                                                                                                                 |
|             | The ALU instructions within an ALU clause are described in Section Chapter 4, "ALU Clauses," page 4-1 and Section 8.2, "ALU Instructions," page 8-48.                                                                          |

## Initiate ALU Clause, Loop Break

Microcode

| B C<br>N | CF_INST | A<br>C | C   | OUNT | KCACHE_ADDR1 | KCACHE_ADDR0 |  | +4 |
|----------|---------|--------|-----|------|--------------|--------------|--|----|
| KM0      | KB1     |        | KB0 |      | ADDR         |              |  | +0 |

Format CF\_ALU\_WORD0 (page 9-8) and CF\_ALU\_WORD1 (page 9-9).

Instruction Field CF\_INST == CF\_INST\_ALU\_BREAK, opcode 14 (0xE).

#### Initiate ALU Clause, Continue Unmasked Pixels

| Instruction | ALU_CONTINUE                                                                                                                                                                                                                     |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Initiates an ALU clause. If the clause issues PRED_SET* instructions, each PRED_SET* instruction causes a continue operation on the unmasked pixels. The instruction takes an address to the corresponding LOOP_END instruction. |
|             | ALU_CONTINUE is equivalent to PUSH, ALU, ELSE, CONTINUE, and POP.                                                                                                                                                                |
|             | The ALU instructions within an ALU clause are described in Section Chapter 4, "ALU Clauses," page 4-1 and Section 8.2, "ALU Instructions," page 8-48.                                                                            |

#### Microcode

| B Q<br>M | CF_INST | A<br>C | C   | OUNT | KCACHE_ADDR1 | KCACHE_ADDR0 | KM1 | +4 |
|----------|---------|--------|-----|------|--------------|--------------|-----|----|
| KM0      | KB1     |        | KB0 |      | ADDR         |              |     | +0 |

Format CF\_ALU\_WORD0 (page 9-8) and CF\_ALU\_WORD1 (page 9-9).

 $\label{eq:linear_interm} \textit{Instruction Field} \quad \texttt{CF_INST} == \texttt{CF_INST}\texttt{ALU}\texttt{CONTINUE}, \textit{opcode 13 (0xD)}.$ 

| Initiate ALU | Clause, | Stack | Push | and | Else | After |
|--------------|---------|-------|------|-----|------|-------|
|--------------|---------|-------|------|-----|------|-------|

| Instruction | ALU_ELSE_AFTER                                                                                                                                                                                                                                                                 |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Initiates an ALU clause. If the clause issues PRED_SET* instructions, each PRED_SET* instruction causes a stack push first, then updates the hardware-maintained active state, then performs an ELSE operation to invert the pixel state after the clause completes execution. |
|             | The instruction can be used to implement the ELSE part of a higher-level IF statement.                                                                                                                                                                                         |
|             | The ALU instructions within an ALU clause are described in Section Chapter 4, "ALU Clauses," page 4-1 and Section 8.2, "ALU Instructions," page 8-48.                                                                                                                          |
|             |                                                                                                                                                                                                                                                                                |

Microcode

| в W<br>М | CF_INST | A<br>C | COUNT |  | KCACHE_ADDR1 | KCACHE_ADDR0 | KM1 | +4 |
|----------|---------|--------|-------|--|--------------|--------------|-----|----|
| КМ0      | KB1     |        | KB0   |  | ADDR         |              |     | +0 |

Format CF\_ALU\_WORD0 (page 9-8) and CF\_ALU\_WORD1 (page 9-9).

 $\label{eq:list_alg} \textit{Instruction Field} \quad \texttt{CF_INST} == \texttt{CF_INST}\texttt{All}\texttt{ELSE}\texttt{AFTER}, \textit{opcode 15 (0xF)}.$ 

| ALU Clause Instruction Extension | ALU | Clause | Instruction | Extension |
|----------------------------------|-----|--------|-------------|-----------|
|----------------------------------|-----|--------|-------------|-----------|

ALU EXTENDED

Description ALU clause instruction extension for constant buffers and four constant buffers per clause. This is the first half of the ALU instruction pair. It defines constant buffers 2 and 3, and indexselect for all four constant buffers.

Microcode

Instruction

| в  | R          | CF_INST | A<br>C | C    | JUNT  | KCACHE_ADDF               | 81    | к     | CACHE | E_ADDR | 0    | KM1   | +12 |
|----|------------|---------|--------|------|-------|---------------------------|-------|-------|-------|--------|------|-------|-----|
| KN | <b>/</b> 0 | KB1     |        | KB0  |       |                           | ADDR  |       |       |        |      |       | +8  |
| в  |            | CF_INST |        | Rese | erved | KCACHE_ADDR3 KCACHE_ADDR2 |       |       |       | 2      | КМ3  | +4    |     |
| KN | Л2         | KB3     |        | KB2  | F     | Reserved                  | KBIM3 | KBIM2 | KBIM1 | KBIM0  | Rese | erved | +0  |

Format CF\_ALU\_WORD0 (page 9-8), CF\_ALU\_WORD1 (page 9-9), CF\_ALU\_WORD0\_EXT (page 9-11), and CF\_ALU\_WORD1\_EXT (page 9-13).

Instruction Field CF\_INST == CF\_INST\_ALU\_EXTENDED, opcode 12 (0xC).

| Instruction | ALU_POP_AFTER                                                                                                                                                                                                                                 |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Initiates an ALU clause, and pops the stack after the clause completes execution.<br>The ALU instructions within an ALU clause are described in Section Chapter 4, "ALU<br>Clauses," page 4-1 and Section 8.2, "ALU Instructions," page 8-48. |

#### Initiate ALU Clause, Pop Stack After

#### Microcode

| в  | W<br>Q<br>M | CF_INST | A<br>C | COUNT |  | KCACHE_ADDR1 | KCACHE_ADDR0 | KM1 | +4 |
|----|-------------|---------|--------|-------|--|--------------|--------------|-----|----|
| KN | <b>/</b> 0  | KB1     |        | KB0   |  | ADDR         |              |     | +0 |

#### Format CF\_ALU\_WORD0 (page 9-8) and CF\_ALU\_WORD1 (page 9-9).

Instruction Field CF\_INST == CF\_INST\_ALU\_POP\_AFTER, opcode 10 (0xA).

| Instruction | ALU_POP2_AFTER                                                                                                                                                                                                                                      |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Initiates an ALU clause, and pops the stack twice after the clause completes execution.<br>The ALU instructions within an ALU clause are described in Section Chapter 4, "ALU<br>Clauses," page 4-1 and Section 8.2, "ALU Instructions," page 8-48. |

# Initiate ALU Clause, Pop Stack Twice After

Microcode

| В  | W<br>Q<br>M | CF_INST | A<br>C | C   | OUNT | KCACHE_ADDR1 | KCACHE_ADDR0 | KM1 | +4 |
|----|-------------|---------|--------|-----|------|--------------|--------------|-----|----|
| KN | ЛО          | KB1     |        | KB0 |      | ADDR         |              |     | +0 |

Format CF\_ALU\_WORD0 (page 9-8) and CF\_ALU\_WORD1 (page 9-9).

Instruction Field  $CF_INST == CF_INST_ALU_POP2_AFTER$ , opcode 11 (0xB).

| Instruction | ALU_PUSH_BEFORE                                                                                                                                                                                                                                               |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Initiates an ALU clause. If the clause issues PRED_SET* instructions, the first PRED_SET* instruction causes a stack push and an update of the hardware-maintained active execution state. Subsequent PRED_SET* instructions only update the execution state. |
|             | The ALU instructions within an ALU clause are described in Section Chapter 4, "ALU Clauses," page 4-1 and Section 8.2, "ALU Instructions," page 8-48.                                                                                                         |

### Microcode

| в  | W<br>Q<br>M | CF_INST | A<br>C | C   | JUNT | KCACHE_ADDR1 | KCACHE_ADDR0 | KM1 | +4 |
|----|-------------|---------|--------|-----|------|--------------|--------------|-----|----|
| KM | 10          | KB1     |        | КВО |      | ADDR         |              |     | +0 |

Format CF\_ALU\_WORD0 (page 9-8) and CF\_ALU\_WORD1 (page 9-9).

Instruction Field CF\_INST == CF\_INST\_ALU\_PUSH\_BEFORE, opcode 9 (0x9).

## **Call Subroutine**

| Instruction | CALL                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Execute a subroutine call (push call variables onto stack). The ADDR field specifies the address of the first CF instruction in the subroutine.                                                                                                                                                                                                                                                                              |
|             | Calls can be conditional (only pixels satisfying a condition perform the instruction). A CALL_COUNT field specifies the amount by which to increment the call nesting counter. This field is interpreted in the range [0,31]. The instruction is skipped if the current nesting depth + CALL_COUNT > 32. CALLs can be nested. Setting CALL_COUNT to zero prevents the nesting depth from being updated on a subroutine call. |

The POP\_COUNT field must be zero for CALL.

## Microcode

| BR       | CF_INST | R P<br>M | Reserved | COUNT | COND | CF_CONST | PC | +4 |
|----------|---------|----------|----------|-------|------|----------|----|----|
| Reserved | JTS     |          |          | ADDR  |      |          |    | +0 |

Format CF\_WORD0 (page 9-3) and CF\_WORD1 (page 9-5).

Instruction Field  $CF_INST == CF_INST_CALL$ , opcode 18 (0x12).

# **Call Fetch Subroutine**

| Instruction | CALL_FS                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Execute a fetch subroutine (FS) with an address relative to the address specified in a host-<br>configured register. The instruction also activates the fetch-program mode, which affects<br>other operations until the corresponding RETURN instruction is reached. Only a vertex shader<br>(VS) program can call an FS subroutine, as described in Section 2.1, "Program Types,"<br>page 2-1.                                      |
|             | Calls can be conditional (only pixels satisfying a condition perform the instruction). A CALL_COUNT field specifies the amount by which to increment the call nesting counter. This field is interpreted in the range [0,31]. The instruction is skipped if the current nesting depth + CALL_COUNT > 32. The subroutine is skipped if and only if all pixels fail the condition test or the nesting depth exceeds 32 after the call. |

The POP\_COUNT field must be zero for CALL\_FS.

### Microcode

| в | R (      | CF_INST | R | V<br>P<br>M | Reserved | COUNT | COND | CF_CONST | PC | +4 |
|---|----------|---------|---|-------------|----------|-------|------|----------|----|----|
|   | Reserved | JTS     |   |             |          | ADDR  |      |          |    | +0 |

Format CF\_WORD0 (page 9-3) and CF\_WORD1 (page 9-5).

Instruction Field  $CF_{INST} = CF_{INST}_{CALL}FS$ , opcode 19 (0x13).

 

 Instruction
 CUT\_VERTEX

 Description
 Emit an end-of-primitive strip marker. The next emitted vertex starts a new primitive strip. Indicates that the primitive strip has been cut, but does not indicate that a vertex has been exported by itself. Available only to the Geometry Shader (GS).

Microcode

| в | R (      | CF_INST | R | V<br>P Reserved<br>M | COUNT | COND | CF_CONST | PC | +4 |
|---|----------|---------|---|----------------------|-------|------|----------|----|----|
|   | Reserved | JTS     |   |                      | ADDR  |      |          |    | +0 |

Format CF\_WORD0 (page 9-3) and CF\_WORD1 (page 9-5).

Instruction Field CF\_INST == CF\_INST\_CUT\_VERTEX, opcode 23 (0x17).

# Else

| Instruction | ELSE                                                                                                                                                                                                                                                                                           |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Pop POP_COUNT entries (can be zero) from the stack, then invert the status of active and branch-inactive pixels for pixels that are both active (as of the last surviving PUSH operation) and pass the condition test. Control then jumps to the specified address if all pixels are inactive. |
|             | The operation can be conditional.                                                                                                                                                                                                                                                              |

Microcode

| BRC      | CF_INST | R | V<br>P Reserved<br>M | COUNT | COND | CF_CONST | PC | +4 |
|----------|---------|---|----------------------|-------|------|----------|----|----|
| Reserved | JTS     |   |                      | ADDR  |      |          |    | +0 |

Format CF\_WORD0 (page 9-3) and CF\_WORD1 (page 9-5).

Instruction Field  $CF_{INST} = CF_{INST}ELSE$ , opcode 13 (0xD).

| Instruction | EMIT_CUT_V                      | ERTEX                                                                                                                                                                                                                                                                                                      |          |       |      |          |    |     |  |  |  |  |  |
|-------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|------|----------|----|-----|--|--|--|--|--|
| Description | primitive stri<br>cut after the | Emit a vertex and an end-of-primitive strip marker. The next emitted vertex starts a new primitive strip. Indicates that a vertex has been exported and that the primitive strip has been cut after the vertex. The instruction must follow the corresponding export operation that produces a new vertex. |          |       |      |          |    |     |  |  |  |  |  |
|             | Available on                    | Available only to the Geometry Shader (GS).                                                                                                                                                                                                                                                                |          |       |      |          |    |     |  |  |  |  |  |
| Microcode   |                                 |                                                                                                                                                                                                                                                                                                            |          |       |      |          |    |     |  |  |  |  |  |
|             |                                 | V                                                                                                                                                                                                                                                                                                          | Decement | COUNT | COND | OF CONST | DC | ]., |  |  |  |  |  |

# Emit Vertex, End Primitive Strip

| ΒR  | (      | CF_INST |  | V<br>P<br>M | Reserved | COUNT | COND | CF_CONST | PC | +4 |
|-----|--------|---------|--|-------------|----------|-------|------|----------|----|----|
| Res | served | JTS     |  |             |          | ADDR  |      |          |    | +0 |

Format CF\_WORD0 (page 9-3) and CF\_WORD1 (page 9-5).

Instruction Field CF\_INST == CF\_INST\_EMIT\_CUT\_VERTEX, opcode 22 (0x16).

| lr | isti | ruct | ion    | EMIT_VE  | ERTEX  | RTEX |             |                |                                                |      |          |    |    |  |  |  |  |
|----|------|------|--------|----------|--------|------|-------------|----------------|------------------------------------------------|------|----------|----|----|--|--|--|--|
| D  | )es  | crip | tion   |          | has b  | een  | ex          | ported. The in | ) has finished export<br>nstruction must follo |      |          |    |    |  |  |  |  |
|    |      |      |        | Availabl | e only | to t | he          | Geometry Sh    | ader (GS).                                     |      |          |    |    |  |  |  |  |
| N  | licr | осо  | ode    |          |        |      |             |                |                                                |      |          |    |    |  |  |  |  |
|    | в    | R    |        | CF_INST  |        | R    | V<br>P<br>M | Reserved       | COUNT                                          | COND | CF_CONST | PC | +4 |  |  |  |  |
|    |      | Res  | served | JTS      |        |      |             |                | ADDR                                           |      |          |    | +0 |  |  |  |  |

# Vertex Exported to Memory

Format CF\_WORD0 (page 9-3) and CF\_WORD1 (page 9-5).

Instruction Field CF\_INST == CF\_INST\_EMIT\_VERTEX, opcode 21 (0x15).

### AMD HD 6900 SERIES TECHNOLOGY

# End Kernel

Instruction

Description This instruction marks the end of the kernel.

END

### Microcode

| BR                                                  | ( | CF_INST |  |  | V<br>P<br>M | Reserved | COUNT | COND | CF_CONST | PC | +4 |
|-----------------------------------------------------|---|---------|--|--|-------------|----------|-------|------|----------|----|----|
| Reserved JTS                                        |   |         |  |  |             |          | ADDR  |      |          |    | +0 |
| Format CF_wORD0 (page 9-3) and CF_wORD1 (page 9-5). |   |         |  |  |             |          |       |      |          |    |    |

Instruction Field  $CF_{INST} = CF_{INST}_{END}$ , opcode 32 (0x20).

## Export from VS or PS

 Instruction
 EXPORT

 Description
 Export from a vertex shader (VS) or a pixel shader (PS). Used for normal pixel, position, and parameter-cache exports. The instruction supports optional swizzles for the outputs. The instruction can be used only by VS and PS programs; GS and DC programs must use one of the CF memory-export instructions, MEM\*.

#### Microcode

| B R<br>K | CF_INST | R P BURST_<br>M COUNT |        | Reserved | SEL_W | SEL_Z  | SEL_Y | SEL_X | +4 |
|----------|---------|-----------------------|--------|----------|-------|--------|-------|-------|----|
| ES       |         | א<br>א                | RW_GPR | TYPE     |       | ARRAY_ | BASE  |       | +0 |

Format CF\_ALLOC\_EXPORT\_WORD0 (page 9-14) and either CF\_ALLOC\_EXPORT\_WORD1\_BUF (page 9-19) or CF\_ALLOC\_EXPORT\_WORD1\_SWIZ (page 9-21); the latter is shown above.

 $\label{eq:instruction} \textit{Instruction Field} \quad \texttt{CF_INST} == \texttt{CF_INST}_\texttt{EXPORT}, \textit{opcode 83 (0x53)}.$ 

# **Export Last Data**

| Instruction | EXPORT_DONE                                                                                                                                                                                                                                                                                                                                               |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Export the last of a particular data type from a vertex shader (VS) or a pixel shader (PS). Used for normal pixel, position, and parameter-cache exports. The instruction supports optional swizzles for the outputs. The instruction can be used only by VS and PS programs; GS and DC programs must use one of the CF memory-export instructions, MEM*. |

#### Microcode

| B R<br>K | CF_INST   |        | R P BURST_<br>M COUNT | Reserved | SEL_W | SEL_Z  | SEL_Y | SEL_X | +4 |
|----------|-----------|--------|-----------------------|----------|-------|--------|-------|-------|----|
| ES       | INDEX_GPR | R<br>R | RW_GPR                | TYPE     |       | ARRAY_ | BASE  |       | +0 |

Format CF\_ALLOC\_EXPORT\_WORD0 (page 9-14) and either CF\_ALLOC\_EXPORT\_WORD1\_BUF (page 9-19) or CF\_ALLOC\_EXPORT\_WORD1\_SWIZ (page 9-21).

Instruction Field  $CF_{INST} = CF_{INST}_{EXPORT}_{DONE}$ , opcode 84 (0x54).

### **Global Data Share**

InstructionGDSDescriptionExecutes a global data share (GDS) clause containing 1-16 GDS instructions. This clause<br/>type is used to write data to the Tesselation Factor (TF) buffer or to transfer data between<br/>GPRs and the GDS.

#### Microcode

| в | R (          | CF_INST |  | V<br>P<br>M | Reserved | COUNT | COND | CF_CONST | PC | +4 |
|---|--------------|---------|--|-------------|----------|-------|------|----------|----|----|
|   | Reserved JTS |         |  |             |          | ADDR  |      |          |    | +0 |

Format CF\_WORD0 (page 9-3) and CF\_WORD1 (page 9-5).

| Instruction Field | CF INST | == | CF | INST | GDS, | opcode | 3 | (0x3) |  |
|-------------------|---------|----|----|------|------|--------|---|-------|--|
|-------------------|---------|----|----|------|------|--------|---|-------|--|

### **Global Wavefront Barrier**

| Instruction | GWS_BARRIER                                                                                                                                           |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Stalls execution until the number of waves indicated by VALUE and VAL_INDEX_MODE are waiting on the resource selected by RESOURCE and RES_INDEX_MODE. |

Microcode

| в       | R | CF_INST |     |   | Г       | R | V<br>P<br>M | Reserved | COUNT    | COND | CF_CONST | PC | +4 |
|---------|---|---------|-----|---|---------|---|-------------|----------|----------|------|----------|----|----|
| GW<br>O | _ | RIM     | VIM | s | Reserve | d | F           | RESOURCE | Reserved |      | VALUE    |    | +0 |

Format CF\_GWS\_WORD0 (page 9-4) and CF\_WORD1 (page 9-5).

Instruction Field GWS\_OPCODE == GWS\_BARRIER, opcode 2 (0x2).

| In          | struc | uction GWS_INIT |     |                                                                                                                                                                   |         |   |             |          |          |      |          |    |    |
|-------------|-------|-----------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---|-------------|----------|----------|------|----------|----|----|
| Description |       |                 |     | Initializes the value of the resource selected by the RESOURCE and REX_INDEX_MODE fields to the quantity described by the fields VALUE, SIGN, and VAL_INDEX_MODE. |         |   |             |          |          |      |          |    |    |
| М           | icroc | ode             |     |                                                                                                                                                                   |         |   |             |          |          |      |          |    |    |
| E           | B R   |                 | CF_ | INS                                                                                                                                                               | Т       | R | V<br>P<br>M | Reserved | COUNT    | COND | CF_CONST | PC | +4 |
| G           | WS_   | RIM             | VIM | s                                                                                                                                                                 | Reserve | d | F           | RESOURCE | Reserved |      | VALUE    |    | +0 |

#### **Global Wavefront Resource Initialization**

Format CF\_GWS\_WORD0 (page 9-4) and CF\_WORD1 (page 9-5).

Instruction Field GWS\_OPCODE == GWS\_INIT, opcode 3 (0x3); CF\_INST == CF\_INST\_GLOBAL\_WAVE\_SYNC, opcode 30 (0x1E).

OP

| Instruction | GWS_SEMA_P                                                                                                                                                                                                                                                                      |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Performs an atomic semaphore "P" operation on the resource selected by the RESOURCE and RES_INDEX_MODE fields. Execution of this instruction is stalled until the semaphore has a positive value. The semaphore value is then decremented by one before execution can continue. |
| Microcode   |                                                                                                                                                                                                                                                                                 |

| B R        |     | CF_ | INS <sup>-</sup> | r R      | V<br>P Reserved<br>M | COUNT    | COND | CF_CONST | PC | +4 |
|------------|-----|-----|------------------|----------|----------------------|----------|------|----------|----|----|
| GWS_<br>OP | RIM | VIM | s                | Reserved | RESOURCE             | Reserved |      | VALUE    |    | +0 |

Format CF\_GWS\_WORD0 (page 9-4) and CF\_WORD1 (page 9-5).

 $\label{eq:linear} \textit{Instruction Field} \quad \texttt{GWS\_OPCODE} \ == \ \texttt{GWS\_SEMA\_P}, \ \texttt{opcode 1} \ (0x1).$ 

**Global Wavefront Sync Semaphore P** 

| Inst        | Instruction GWS_SEMA_V                                      |     |                                                                                                                                                                                                  |           |          |  |             |          |       |      |          |    |    |
|-------------|-------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------|--|-------------|----------|-------|------|----------|----|----|
| Description |                                                             | R   | Performs an atomic semaphore "V" operation on the resource selected by the RESOURCE and RES_INDEX_MODE fields. The value of the resource is incremented by one on execution of this instruction. |           |          |  |             |          |       |      |          |    |    |
| Mic         | roco                                                        | ode |                                                                                                                                                                                                  |           |          |  |             |          |       |      |          |    |    |
| в           | R                                                           |     | CF_                                                                                                                                                                                              | CF_INST R |          |  | V<br>P<br>M | Reserved | COUNT | COND | CF_CONST | PC | +4 |
| GW<br>C     | /S_<br>P                                                    | RIM | VIM S Reserved RESOURCE Reserv                                                                                                                                                                   |           | Reserved |  | VALUE       |          | +0    |      |          |    |    |
| For         | Format CF_GWS_WORD0 (page 9-4) and CF_WORD1 (page 9-5).     |     |                                                                                                                                                                                                  |           |          |  |             |          |       |      |          |    |    |
| Inst        | Instruction Field GWS_OPCODE == GWS_SEMA_V, opcode 0 (0x0). |     |                                                                                                                                                                                                  |           |          |  |             |          |       |      |          |    |    |

# Global Wavefront Sync Semaphore V

| Instruction | HALT        |                                                                                                                                                             |  |          |       |      |          |    |  |  |
|-------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|----------|-------|------|----------|----|--|--|
| Description |             | Halts the execution of the wavefront. The drive then can read the internal state of the wavefront and then reenable the wavefront through a register write. |  |          |       |      |          |    |  |  |
| Microcode   |             |                                                                                                                                                             |  |          |       |      |          |    |  |  |
| BR          | B R CF_INST |                                                                                                                                                             |  | Reserved | COUNT | COND | CF_CONST | PC |  |  |
| Reserved    | JTS         |                                                                                                                                                             |  |          | ADDR  |      |          |    |  |  |

# Halt Wavefront Execution

Format CF\_WORD0 (page 9-3) and CF\_WORD1 (page 9-5).

Instruction Field  $CF_{INST} = CF_{INST}_{HALT}$ , opcode 31 (0x1F).

### Jump to Address

 

 Instruction
 JUMP

 Description
 Jump to a specified address, subject to an optional condition test for pixels. It first pops POP\_COUNT entries (can be zero) from the stack to. Then it applies the condition test to all pixels. If all pixels fail the test, then it jumps to the specified address. Otherwise, it continues execution on the next instruction. The instruction cannot be used to leave an if/else, subroutine, or loop operation.

### Microcode

| BR       | CF_INST | R | V<br>P Reserved<br>M | COUNT | COND | CF_CONST | PC | +4 |
|----------|---------|---|----------------------|-------|------|----------|----|----|
| Reserved | JTS     |   |                      | ADDR  |      |          |    | +0 |

Format CF\_WORD0 (page 9-3) and CF\_WORD1 (page 9-5).

Instruction Field CF\_INST == CF\_INST\_JUMP, opcode 10 (0x10).

# Jump Table

| Instruction | JUMPTABLE                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Executes a jump through a jump table. This instruction is followed by a series of up to 256 jump instructions forming the jump table. The index into the table comes from either a loop-constant or a GPR through the index registers. The instruction after the last jump table entry must be indicated by the ADDR field. If no pixels are enabled after the condition test, execution continues at this address. |

## Microcode

| BR       | CF_INST | R P<br>M | Reserved | COUNT | COND | CF_CONST | PC | +4 |
|----------|---------|----------|----------|-------|------|----------|----|----|
| Reserved | JTS     |          |          | ADDR  |      |          |    | +0 |

Format CF\_WORD0 (page 9-3) and CF\_WORD1 (page 9-5).

 $\label{eq:instruction} \textit{Instruction Field} \quad \texttt{CF\_INST} == \texttt{CF\_INST\_JUMPTABLE}, \textit{opcode 29 (0x1D)}.$ 

### Kill Pixels Conditional

 Instruction
 KILL

 Description
 Kill (prevent rendering of) pixels that pass a condition test. Jump if all pixels are killed. Only a pixel shader (PS) can execute this instruction; the instruction is illegal in other program types. Ensure that the KILL instruction is the last instruction in an ALU clause, because the remaining instructions executed in the clause do not reflect the updated valid state after the kill operation. Two KILL instructions cannot be co-issued.

 Killed pixels remain active because the processor does not know if the pixels are currently involved in computing a result that is used in a gradient calculation. If the recently invalidated pixels are not involved in a gradient calculation they can be deactivated. The valid pixel mode (VALID\_PIXEL\_MODE bit) is used to deactivate pixels invalidated by a KILL instruction.

#### Microcode

| BR       | CF_INST | R P<br>M | Reserved | COUNT | COND | CF_CONST | PC | +4 |
|----------|---------|----------|----------|-------|------|----------|----|----|
| Reserved | JTS     |          |          | ADDR  |      |          |    | +0 |

Format CF\_WORD0 (page 9-3) and CF\_WORD1 (page 9-5).

Instruction Field CF\_INST == CF\_INST\_KILL, opcode 24 (0x18).

# Break Out Of Innermost Loop

| Instruction | LOOP_BREAK                                                                                                                                                                                                                                                                                                                                                                           |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Break out of an innermost loop. The instructions disables all pixels for which a condition test is true. The pixels remain disabled until the innermost loop exits. The instruction takes an address to the corresponding LOOP_END instruction. In the event of a jump, the stack is popped back to the original level at the beginning of the loop; the POP_COUNT field is ignored. |
|             | If all pixels have been disabled by this (or a prior) LOOP_BREAK or LOOP_CONTINUE instruction, LOOP_BREAK jumps to the end of the loop and pops POP_COUNT entries (can be zero) from the stack. If at least one pixel has not been disabled by LOOP_BREAK or LOOP_CONTINUE yet, execution continues to the next instruction.                                                         |

Microcode

| BR       | CF_INST | R P<br>M | Reserved | COUNT | COND | CF_CONST | PC | +4 |
|----------|---------|----------|----------|-------|------|----------|----|----|
| Reserved | JTS     |          |          | ADDR  |      |          |    | +0 |

Format CF\_WORD0 (page 9-3) and CF\_WORD1 (page 9-5).

Instruction Field  $CF_INST = CF_INST_LOOP_BREAK$ , opcode 9 (0x9).

# **Continue Loop**

| Instruction | LOOP_CONTINUE                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Continue a loop, starting with the next iteration of the innermost loop. Disables all pixels for which a condition test is true. The pixels remain disabled until the end of the current iteration of the loop, and they are re-activated by the innermost LOOP_END.                                                                                                                                                                                                                      |
|             | Control jumps to the end of the loop if all pixels have been disabled by this (or a prior) LOOP_BREAK or LOOP_CONTINUE instruction. In the event of a jump, the stack is popped back to the original level at the beginning of the loop; the POP_COUNT field is ignored. The ADDR field points to the address of the matching LOOP_END instruction. If at least one pixel hasn't been disabled by LOOP_BREAK or LOOP_CONTINUE instruction, the program continues to the next instruction. |

Microcode

| BR       | CF_INST | R | V<br>P Reserved<br>M | COUNT | COND | CF_CONST | PC | +4 |
|----------|---------|---|----------------------|-------|------|----------|----|----|
| Reserved | JTS     |   |                      | ADDR  |      |          |    | +0 |

Format

CF\_WORD0 (page 9-3) and CF\_WORD1 (page 9-5).

Instruction Field CF\_INST == CF\_INST\_LOOP\_CONTINUE, opcode 8 (0x8).

# End Loop

| Instruction | LOOP_END                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Ends a loop if all pixels fail a condition test. Execution jumps to the specified address if the loop counter is non-zero after it is decremented, and at least one pixel ha not been deactivated by a LOOP_BREAK instruction. Software normally sets the ADDR field to the CF instruction following the matching LOOP_START instruction. Execution continues to the next CF instruction if the loop is exited. |
|             | LOOP. FND pops loop state and one set of per-pixel state from the stack when it exits the loop                                                                                                                                                                                                                                                                                                                  |

### Microcode

| BR       | CF_INST | R P<br>M | Reserved | COUNT | COND | CF_CONST | PC | +4 |
|----------|---------|----------|----------|-------|------|----------|----|----|
| Reserved | JTS     |          |          | ADDR  |      |          |    | +0 |

Format CF\_WORD0 (page 9-3) and CF\_WORD1 (page 9-5).

 $\label{eq:instruction} \textit{Instruction Field} \quad \texttt{CF_INST} \ = \ \texttt{CF}_\texttt{INST}\_\texttt{LOOP}\_\texttt{END}, \ \texttt{opcode 5} \ (0x5).$ 

### Start Loop

Instruction LOOP\_START

Description Begin a loop. The instruction pushes the internal loop state onto the stack. A condition test is computed. All pixels fail the test if the loop count is zero. Pixels that fail the test become inactive. If all pixels fail the test, the instruction does not enter the loop, and it pops POP COUNT entries (can be zero) from the stack.

The instruction reads one of 32 constants, specified by the CF\_CONST field, to get the loop's trip count (maximum number of loop iterations), beginning value (loop index initializer), and increment (step), which are maintained by hardware. The instruction jumps to the address specified in the instruction's ADDR field if the initial loop index value is zero. Software normally sets the ADDR field to the instruction following the matching LOOP\_END instruction. Control jumps to the specified address if the initial loop count is zero. If LOOP\_START does not jump, it sets up the hardware-maintained loop state.

Loop register-relative addressing is well-defined only within the loop. If multiple loops are nested, relative addressing refers to the state of the innermost loop. The state of the next-outer loop is automatically restored when the innermost loop exits.

### Microcode

| в | R (      | CF_INST | R | V<br>P<br>M | Reserved | COUNT | COND | CF_CONST | PC | +4 |
|---|----------|---------|---|-------------|----------|-------|------|----------|----|----|
|   | Reserved | JTS     |   |             |          | ADDR  |      |          |    | +0 |

Format CF WORDO (page 9-3) and CF WORD1 (page 9-5).

Instruction Field CF\_INST == CF\_INST\_LOOP\_START, opcode 4 (0x4).

| Instru                                                                                                                                                                                          | uction                                              | LOOP_ST          | LOOP_START_DX10                            |  |  |  |  |  |    |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------|--------------------------------------------|--|--|--|--|--|----|--|--|--|
| Description Enters a DirectX10 loop by pushing control-flow state onto the stack. Hardware the current break count and depth-of-loop nesting. Stack manipulations are the those for LOOP_START. |                                                     |                  |                                            |  |  |  |  |  |    |  |  |  |
| Micro                                                                                                                                                                                           | ocode                                               |                  |                                            |  |  |  |  |  |    |  |  |  |
| в                                                                                                                                                                                               | R                                                   | CF_INST          | F_INST R P Reserved COUNT COND CF_CONST PC |  |  |  |  |  | +4 |  |  |  |
| F                                                                                                                                                                                               | Reserved                                            | eserved JTS ADDR |                                            |  |  |  |  |  | +0 |  |  |  |
| Form                                                                                                                                                                                            | Format CF_WORD0 (page 9-3) and CF_WORD1 (page 9-5). |                  |                                            |  |  |  |  |  | -  |  |  |  |

# Instruction Field CF\_INST == CF\_INST\_LOOP\_START\_DX10, opcode 6 (0x6).

Start Loop (DirectX 10)

# Enter Loop If Zero, No Push

| Instruction | LOOP_START_NO_AL                                                                                                                                           |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1           | Same as LOOP_START but does not push the loop index (aL) onto the stack or update the aL. Repeat loops are implemented with LOOP_START_NO_AL and LOOP_END. |

# Microcode

| BR       | CF_INST      | R | V<br>P<br>M | Reserved | COUNT | COND | CF_CONST | PC | +4 |
|----------|--------------|---|-------------|----------|-------|------|----------|----|----|
| Reserved | Reserved JTS |   |             |          | ADDR  |      |          |    | +0 |

Format CF\_WORD0 (page 9-3) and CF\_WORD1 (page 9-5).

Instruction Field  $CF_INST = CF_INST_LOOP_START_NO_AL$ , opcode 7 (0x7).

### Access Scatter Buffer

| Instruction                          | MEM_EXPORT                                                                                                                                                                                                                      |
|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description                          | Performs a memory read or write on the scatter buffer. This instruction is legal with a TYPE of: read, read-indexed, write, write-indexed. Indexed is the expected common use. Used only for writes.                            |
|                                      | The 13-bit ARRAY_BASE field is valid and is added to the base address for each pixel (units of dword).                                                                                                                          |
|                                      | The ARRAY_SIZE field is unused. Set it to zero.                                                                                                                                                                                 |
|                                      | The ES field is supported, allowing 1,2,3,4 dwords written per export. Burst read/write is allowed and in this case, the address is incremented by "elemsize" dwords.                                                           |
|                                      | The address in the INDEX_GPR is a dword address, no matter how much data is exported.                                                                                                                                           |
| Address<br>Calculation &<br>Clamping | <pre>SP supplies a 32-bit integer address offset per pixel (assume zero if no EA export). Per pixel dword address = {BASE_reg,6'h0} + clamp({ARRAY_SIZE,6'h0}, (BC increment counter *elemsize + INDEX_GPR + ARRAY_BASE))</pre> |

#### Microcode

| В | F  | M<br>R<br>K | CF_INST   | _      | R P<br>M | BURST_<br>COUNT | R | Reserved | SEL_W | SEL_Z  | SEL_Y | SEL_X | +4 |
|---|----|-------------|-----------|--------|----------|-----------------|---|----------|-------|--------|-------|-------|----|
| E | ES |             | INDEX_GPR | R<br>R |          | RW_GPR          |   | TYPE     |       | ARRAY_ | BASE  |       | +0 |

 
 Format
 Cf\_ALLOC\_EXPORT\_WORD0 (page 9-14) and either Cf\_ALLOC\_EXPORT\_WORD1\_BUF (page 9-19) or Cf\_ALLOC\_EXPORT\_WORD1\_SWIZ (page 9-21).

Instruction Field CF\_INST == CF\_INST\_MEM\_EXPORT, opcode 85 (0x55).

| Instruction | MEM_EXPORT_COMBINED                                                                                                                      |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Write two consecutive dwords of data per thread to scatter memory. GPRs hold: $X = data0$ , $Y = data1$ , $Z = unused$ , $W = address$ . |
|             | Data1 can be masked out by setting comp_mask.y = 0.                                                                                      |
|             | Burst_count must be zero. Indexed writes are not allowed.                                                                                |

# **Export Combined Address And Data**

### Microcode

| BN | м | CF_INST |        | R P BURST_<br>M COUNT | COMP_MASK | ARRAY_SIZE | +4 |
|----|---|---------|--------|-----------------------|-----------|------------|----|
| ES |   |         | R<br>R | RW_GPR                | TYPE      | ARRAY_BASE | +0 |

Format CF\_ALLOC\_EXPORT\_WORD0 (page 9-14) and CF\_ALLOC\_EXPORT\_WORD1\_BUF (page 9-19).

Instruction Field CF\_INST == CF\_INST\_MEM\_EXPORT\_COMBINED, opcode 91 (0x5B).

# Export To UAV

| EM_RAT                                                                                                                                    |
|-------------------------------------------------------------------------------------------------------------------------------------------|
| Vrite 1-4 consecutive dwords to a UAV. Apply the RAT_INST to combine data written from ne kernel with data existing in the UAV in memory. |
| ndex GPR: X = addr0, Y = addr1, Z = addr2, W = unused.                                                                                    |
| W GPR: Four dwords of data for RAT_INST_STORE_TYPED.                                                                                      |
| W GPR: X = data, Y = returnAddr, Z = CmpData for other RAT_INSTS.                                                                         |
| see the RAT_INST list on page 9-16.                                                                                                       |
| איר<br>רי<br>ציי                                                                                                                          |

Microcode

| E | S | INDEX_GPR | R<br>R | RW_GPR            |                 | т   | ΓΥΡΕ  | RIM | R | RAT_INST   | RAT_ID | +4 |
|---|---|-----------|--------|-------------------|-----------------|-----|-------|-----|---|------------|--------|----|
| В | М | CF_INST   | C      | E V<br>O P<br>P M | BURST_<br>COUNT | СОМ | IP_MA | .SK |   | ARRAY_SIZE |        | +0 |

Format CF\_ALLOC\_EXPORT\_WORDO\_RAT (page 9-16) and CF\_ALLOC\_EXPORT\_WORD1\_BUF (page 9-19).
Instruction Field CF\_INST == CF\_INST\_MEM\_RAT, opcode 86 (0x56).

# **Export To UAV Without Caching**

| Instruction | MEM_RAT_CACHELESS                                                                                                             |
|-------------|-------------------------------------------------------------------------------------------------------------------------------|
| Description | Write data to a UAV surface, bypassing on-chip caches. Only RAT_STORE and RAT_READ opcodes are allowed; no atomic operations. |

Microcode

-

| E | S | INDEX_GPR | R<br>R |                   | RW_GPR          |     | TYPE  | RIM | R | RAT_INST   | RAT_ID | +4 |
|---|---|-----------|--------|-------------------|-----------------|-----|-------|-----|---|------------|--------|----|
| В | М | CF_INST   |        | E V<br>O P<br>P M | BURST_<br>COUNT | CON | MP_MA | SK  |   | ARRAY_SIZE |        | +0 |

Format CF\_ALLOC\_EXPORT\_WORDO\_RAT (page 9-16) and CF\_ALLOC\_EXPORT\_WORD1\_BUF (page 9-19).
Instruction Field CF\_INST == CF\_INST\_MEM\_RAT\_CACHELESS, opcode 87 (0x57).

Instruction MEM\_RAT\_COMBINED\_CACHELESS

Description Export to a Random Access Target - reduced functionality (via DB). Combined Address and Data in one export (data = x, data = y; address = w). Must be non-indexed-write, and no burst-writes.

Microcode

| в | м | CF_INST   |        | V<br>P<br>M | BURST_<br>COUNT | COMP_MASK |     | SK  | ARRAY_SIZE |          |        |    |
|---|---|-----------|--------|-------------|-----------------|-----------|-----|-----|------------|----------|--------|----|
| E | S | INDEX_GPR | R<br>R |             | RW_GPR          | Т         | YPE | RIM | R          | RAT_INST | RAT_ID | +0 |

Format CF ALLOC EXPORT WORDO RAT (page 9-16) and CF ALLOC EXPORT WORD1 BUF (page 9-19).

 $\label{eq:inst_mem_rat_combined_cacheless, opcode 92 (0x5C).$ 

### AMD HD 6900 SERIES TECHNOLOGY

# **Export To UAV Without Caching**

| Instruction | MEM_RING  |  |
|-------------|-----------|--|
|             | MEM_RING1 |  |
|             | MEM_RING2 |  |
|             | MEM_RING3 |  |

*Description* Write to the respective ring (either 1, 2, or 3). Currently applies only to GSVS ring.

### Microcode

|                                                 | в                                                                                   | M<br>R<br>K | С          | CF_INST   |     | R   | V<br>P<br>M | BURST_<br>COUNT | Reserved |        | d     | SEL_W      | SEL_Z | SEL_Y | SEL_X | +4 |
|-------------------------------------------------|-------------------------------------------------------------------------------------|-------------|------------|-----------|-----|-----|-------------|-----------------|----------|--------|-------|------------|-------|-------|-------|----|
|                                                 | E                                                                                   | s           | INDE       | NDEX_GPR  |     |     |             | RW_GPR          |          | TYPE   |       | ARRAY_BASE |       |       |       | +0 |
| F                                               | Format CF_ALLOC_EXPORT_WORD0 (page 9-14) and CF_ALLOC_EXPORT_WORD1_BUF (page 9-19). |             |            |           |     |     |             |                 |          |        |       |            |       |       |       |    |
| l                                               | nsti                                                                                | ruct        | tion Field | CF_INST = | = 0 | CF_ | INS         | I_MEM_RING,     | орс      | ode 82 | 2 (0) | x52).      |       |       |       |    |
| CF_INST == CF_INST_MEM_RING1, opcode 88 (0x58). |                                                                                     |             |            |           |     |     |             |                 |          |        |       |            |       |       |       |    |
|                                                 | CF_INST == CF_INST_MEM_RING2, opcode 89 (0x59).                                     |             |            |           |     |     |             |                 |          |        |       |            |       |       |       |    |

CF\_INST == CF\_INST\_MEM\_RING3, opcode 90 (0x5A).

# Memory Write On Stream #

| Instructions | MEM_STREAMO_BUF0 |
|--------------|------------------|
|              | MEM_STREAMO_BUF1 |
|              | MEM_STREAM0_BUF2 |
|              | MEM_STREAMO_BUF3 |
|              | MEM_STREAM1_BUF0 |
|              | MEM_STREAM1_BUF1 |
|              | MEM_STREAM1_BUF2 |
|              | MEM_STREAM1_BUF3 |
|              | MEM_STREAM2_BUF0 |
|              | MEM_STREAM2_BUF1 |
|              | MEM_STREAM2_BUF2 |
|              | MEM_STREAM2_BUF3 |
|              | MEM_STREAM3_BUF0 |
|              | MEM_STREAM3_BUF1 |
|              | MEM_STREAM3_BUF2 |
|              | MEM_STREAM3_BUF3 |
|              |                  |
|              |                  |

Description Perform a memory write on the respective buffer 0 of the respective stream. Used for DirectX stream-out operations. Write data to one of four buffers for one of the four input streams.

Microcode

| в | М | CF_INST     |        | R P BURST_ COUNT | COMP_MASK | ARRAY_SIZE | +4 |
|---|---|-------------|--------|------------------|-----------|------------|----|
| E | S | INDEX_GPR F | र<br>२ | RW_GPR           | TYPE      | ARRAY_BASE | +0 |

| Format            | CF_ALLOC_EXPORT_WORD0 (page 9-14) and CF_ALLOC_EXPORT_WORD1_BUF (page 9-19). |
|-------------------|------------------------------------------------------------------------------|
| Instruction Field | CF_INST == CF_INST_MEM_STREAM0_BUF0, opcode 64 (0x40).                       |
|                   | CF_INST == CF_INST_MEM_STREAM0_BUF1, opcode 65 (0x41).                       |
|                   | CF_INST == CF_INST_MEM_STREAM0_BUF2, opcode 66 (0x42).                       |
|                   | CF_INST == CF_INST_MEM_STREAM0_BUF3, opcode 67 (0x43).                       |
|                   | CF_INST == CF_INST_MEM_STREAM1_BUF0, opcode 68 (0x44).                       |
|                   | CF_INST == CF_INST_MEM_STREAM1_BUF1, opcode 69 (0x45).                       |
|                   | $CF_INST == CF_INST_MEM_STREAM1_BUF2$ , opcode 70 (0x46).                    |
|                   | CF_INST == CF_INST_MEM_STREAM1_BUF3, opcode 71 (0x47).                       |
|                   | CF_INST == CF_INST_MEM_STREAM2_BUF0, opcode 72 (0x48).                       |
|                   | CF_INST == CF_INST_MEM_STREAM2_BUF1, opcode 73 (0x49).                       |
|                   | CF_INST == CF_INST_MEM_STREAM2_BUF2, opcode 74 (0x4A).                       |
|                   | CF_INST == CF_INST_MEM_STREAM2_BUF3, opcode 75 (0x4B).                       |
|                   | CF_INST == CF_INST_MEM_STREAM3_BUF0, opcode 76 (0x4C).                       |
|                   | CF_INST == CF_INST_MEM_STREAM3_BUF1, opcode 77 (0x4D).                       |
|                   | CF_INST == CF_INST_MEM_STREAM3_BUF2, opcode 78 (0x4E).                       |
|                   | CF_INST == CF_INST_MEM_STREAM3_BUF3, opcode 79 (0x4F).                       |
|                   |                                                                              |

Control Flow (CF) Instructions Copyright © 2011 Advanced Micro Devices, Inc. All rights reserved.

### **Access Scratch Buffer**

Instruction

MEM\_WR\_SCRATCH

*Description* Perform a memory write on the scratch buffer.

Microcode

| в | M<br>R<br>K | CF_INST   | E<br>O<br>P | V<br>P<br>M | BC     | Reserved |      | SEL_W | SEL_Z  | SEL_Y | SEL_X | +4 |
|---|-------------|-----------|-------------|-------------|--------|----------|------|-------|--------|-------|-------|----|
| E | s           | INDEX_GPR | R<br>R      |             | RW_GPR |          | TYPE |       | ARRAY_ | BASE  |       | +0 |

Format CF\_ALLOC\_EXPORT\_WORD0 (page 9-14) and either CF\_ALLOC\_EXPORT\_WORD1\_BUF (page 9-19) or CF\_ALLOC\_EXPORT\_WORD1\_SWIZ (page 9-21).

Instruction Field CF\_INST == CF\_INST\_MEM\_WR\_SCRATCH, opcode 80 (0x50).

# **No Operation**

| Instruction | NOP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | No operation. It ignores all fields in the CF_WORD[0,1] microcode formats, except<br>CF_INST, BARRIER. The instruction does not preserve the current PV value in the slot in<br>which it executes. Instruction slots that are omitted implicitly execute NOPs in the<br>corresponding ALU. As a consequence, slots that are unspecified do not preserve the PV<br>register value for the next instruction. To preserve the PV register value and perform no other<br>operation in an ALU clause, use a MOV instruction with a disabled write mask. |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

See the ALU version of NOP on page 8-166.

### Microcode

| BR       | CF_INST | R P<br>M | Reserved | COUNT | COND | CF_CONST | PC | +4 |
|----------|---------|----------|----------|-------|------|----------|----|----|
| Reserved | JTS     |          |          | ADDR  |      |          |    | +0 |

Format CF\_WORD0 (page 9-3) and CF\_WORD1 (page 9-5).

 $\label{eq:linst-cond} \textit{Instruction Field} \quad \texttt{CF\_INST} == \texttt{CF\_INST\_NOP, opcode 0 (0x0)}.$ 

### **Pop From Stack**

 Instruction
 POP

 Description
 Pops POP\_COUNT number of entries (can be zero) from the stack. POP can apply a condition test to the result of the pop. This is useful for disabling pixels that are killed within a conditional block. To disable such pixels, set the POP instruction's VALID\_PIXEL\_MODE bit and set the condition to CF\_COND\_ACTIVE. If POP\_COUNT is zero, POP simply modifies the current per-pixel state based on the result of the condition test.

POP instructions never jump.

### Microcode

| BR       | CF_INST | R P<br>M | Reserved | COUNT | COND | CF_CONST | PC | +4 |
|----------|---------|----------|----------|-------|------|----------|----|----|
| Reserved | JTS     |          |          | ADDR  |      |          |    | +0 |

Format CF\_WORD0 (page 9-3) and CF\_WORD1 (page 9-5).

*Instruction Field* CF\_INST == CF\_INST\_POP, opcode 14 (0xE).

| Instruction | PUSH                                                                                                                                                                                                                                                                                                                |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | If all pixels fail a condition test, pop POP_COUNT entries from the stack and jump to the specified address. Otherwise, push the current per-pixel state (active mask) onto the stack. After the push, active pixels that failed the condition test transition to the inactive-branch state in the new active mask. |

### Push State To Stack

Microcode

| BR       | CF_INST      |  | /<br>P Reserved | COUNT | COND | CF_CONST | PC | +4 |
|----------|--------------|--|-----------------|-------|------|----------|----|----|
| Reserved | Reserved JTS |  |                 | ADDR  |      |          |    | +0 |

Format CF\_WORD0 (page 9-3) and CF\_WORD1 (page 9-5).

Instruction Field CF\_INST == CF\_INST\_PUSH, opcode 11 (0xB).

| In | struc | tion       | RETURN  |            |             |              |                                             |      |          |    |          |  |  |  |  |
|----|-------|------------|---------|------------|-------------|--------------|---------------------------------------------|------|----------|----|----------|--|--|--|--|
| De | escri | ption      |         |            |             |              | return address from<br>ADDR field is ignore |      |          |    | from the |  |  |  |  |
| М  | croc  | ode        |         |            |             |              |                                             |      |          |    |          |  |  |  |  |
| E  | R     |            | CF_INST | R          | V<br>P<br>M | Reserved     | COUNT                                       | COND | CF_CONST | PC | +4       |  |  |  |  |
|    | R     | eserved    |         |            |             |              |                                             |      |          |    |          |  |  |  |  |
| Fc | rma   | t          | CF_WORI | 00 (page s | 9-3)        | and CF_WORD  | o1 (page 9-5).                              |      |          |    |          |  |  |  |  |
| In | struc | tion Field | CF_INS7 | C == CF_   | INS         | T_RETURN, OP | code 20 (0x14).                             |      |          |    |          |  |  |  |  |

### **Return From Subroutine**

### Initiate Fetch Clause Through Texture Cache

| Instruction | TC                                                                                                                                                                                                                                                                                                                                                        |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Initiates a fetch clause which will be serviced by the Texture Cache (TC) hardware. This clause can contain texture, vertex or constant fetches.                                                                                                                                                                                                          |
|             | ADDR specifies the double-quadword-aligned offset to the first instruction in the clause that contains COUNT+1 instructions. The instructions within a fetch through a texture cache clause are described in Section Chapter 5, "Texture Cache Clauses," page 5-1 and Section 8.3, "Instructions for Fetches Through a Texture Cache Clause," page 8-245. |

#### Microcode

| BR       | CF_INST      |  | Reserved | COUNT | COND | CF_CONST | PC | +4 |
|----------|--------------|--|----------|-------|------|----------|----|----|
| Reserved | Reserved JTS |  |          | ADDR  |      |          |    | +0 |

Format CF\_WORD0 (page 9-3) and CF\_WORD1 (page 9-5).

Instruction Field  $CF_{INST} = CF_{INST}TC$ , opcode 1 (0x1).

## Fetch Clause Through Texture Cache With ACK

| Instruction | TC_ACK                                                                                                                                                                                                                                                                                                                                     |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Execute a TC clause and provides an ACK when the clause has completed. This can be used with $CF\_INST\_WAIT\_ACK$ to cause the shader to sleep until the $TC\_ACK$ clause has returned all of the fetch data to GPRs. All previous TC/VC/GDS requests must have completed if this instruction is issued without BARRIER_BEFORE being set. |

#### Microcode

| в | R        | CF_INST      |  |  | Reserved | COUNT | COND | CF_CONST | PC | +4 |
|---|----------|--------------|--|--|----------|-------|------|----------|----|----|
|   | Reserved | Reserved JTS |  |  |          | ADDR  |      |          |    | +0 |

Format CF\_WORD0 (page 9-3) and CF\_WORD1 (page 9-5).

Instruction Field CF\_INST == CF\_INST\_TC\_ACK, opcode 27 (0x1B).

| Instruction | WAIT_AC | CK .                                                                                                                                                    |                                |  |  |  |  |    |  |  |  |
|-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--|--|--|--|----|--|--|--|
| Description |         | Wait for write-acks or fetch-read-acks to return before proceeding. Wait if the number of outstanding acks is greater than the value in the ADDR field. |                                |  |  |  |  |    |  |  |  |
| Microcode   |         |                                                                                                                                                         |                                |  |  |  |  |    |  |  |  |
| BR          | CF_INST | RI                                                                                                                                                      | R P Reserved COUNT COND CF_CON |  |  |  |  | +4 |  |  |  |
| Reserved    | JTS     | ADDR +                                                                                                                                                  |                                |  |  |  |  |    |  |  |  |

#### Wait for Write or Fetch-Read ACKs

Format

CF\_WORD0 (page 9-3) and CF\_WORD1 (page 9-5).

Instruction Field CF\_INST == CF\_INST\_WAIT\_ACK, opcode 26 (0x1A).

# 8.2 ALU Instructions

All of the instructions in this section have a mnemonic that begins with <code>OP2\_INST\_</code> or <code>OP3\_INST\_</code> in the <code>ALU\_INST</code> field of their microcode formats.

### **Floating-Point Add**

| Instruction | ADD                 |
|-------------|---------------------|
| Description | Floating-point add. |
|             | dst = src0 + src1;  |

Microcode

| с | DC | D<br>R |    | DS.         | T_GPR |             | BS  |        | ALU | л_1         | IST | OMOD        | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |  |    |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|--------|--------|-------------|-------------|-------------|----|--|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R |        | SR     | C0_:        | SEL         | -           |    |  | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_ADD, opcode 0 (0x0).

### Add Floating-Point, 64-Bit

| Instruction | ADD_64                                                                                                                                                                                                                                                                                                                                 |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Floating-point 64-bit add. Adds two double-precision numbers in the YX or WZ elements of the source operands, src0 and src1, and outputs a double-precision value to the same elements of the destination operand. No carry or borrow beyond the 64-bit values is performed. The operation occupies two slots in an instruction group. |
|             | dst = src0 + src1;                                                                                                                                                                                                                                                                                                                     |

#### Table 8.1 Result of ADD\_64 Instruction

|                 |                 |                 |                 |                 | src1            |                 |                 |                 |                  |
|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------|
| src0            | -inf            | -F <sup>1</sup> | -denorm         | -0              | +0              | +denorm         | +F <sup>1</sup> | +inf            | NaN <sup>2</sup> |
| -inf            | NaN64           | src1<br>(NaN64)  |
| -F <sup>1</sup> | -inf            | -F              | src0            | src0            | src0            | src0            | +-F or +0       | +inf            | src1<br>(NaN64)  |
| -denorm         | -inf            | src1            | -0              | -0              | +0              | +0              | src1            | +inf            | src1<br>(NaN64)  |
| -0              | -inf            | src1            | -0              | -0              | +0              | +0              | src1            | +inf            | src1<br>(NaN64)  |
| +0              | -inf            | src1            | +0              | +0              | +0              | +0              | src1            | +inf            | src1<br>(NaN64)  |
| +denorm         | -inf            | src1            | +0              | +0              | +0              | +0              | src1            | +inf            | src1<br>(NaN64)  |
| +F <sup>1</sup> | -inf            | +-F or +0       | src0            | src0            | src0            | src0            | +F              | +inf            | src1<br>(NaN64)  |
| +inf            | NaN64           | +inf            | src1<br>(NaN64)  |
| NaN             | src0<br>(NaN64)  |

1. F is a finite floating-point value.

2. NaN64 = 0xFFF8000000000000. An NaN64 is a propagated NaN value from the input listed.

These properties hold true for this instruction:

(A + B) == (B + A)(A - B) == (A + -B)A + -A = +zero

### Add Floating-Point, 64-Bit (Cont.)

Coissue

ADD\_64 is a two-slot instruction. The following coissues are possible.

- A single ADD\_64 instruction in slots 2 and 3, and any valid instructions in slots 0, 1, and 4.
- A single ADD\_64 instruction in slots 0 and 1, and any valid instructions in slots 2, 3, and 4.
- Two ADD 64 instructions in slots 0, 1, 2, and 3, and any valid instruction in slot 4.

Microcode

| с | DC | D<br>R |    | DS <sup>.</sup> | T_GPR |             | BS  | ALU    | או_נ        | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|--------|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRO | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | 20_    | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_ADD\_64, opcode 203 (0xCB).

### Add Floating-Point, 64-Bit (Cont.)

| Example         | The following example coissues two ADD_64 instructions in slots 0 and 1, and 2 and 3. Input data:                                                                                                                        |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 | Input data 3.0 (0x400800000000000)<br>Input data 6.0 (0x40180000000000)<br>Input data 12.0 (0x40280000000000)                                                                                                            |
|                 | mov ra.h, l(0x40080000) //high dword (Input 1)<br>mov rb.l, l(0x00000000) //low dword                                                                                                                                    |
|                 | mov rc.h, l(0x40180000) //high dword (Input 2)<br>mov rd.l, l(0x00000000) //low dword                                                                                                                                    |
|                 | mov rg.h, l(0x40180000) //high dword (Input 3)<br>mov rh.l, l(0x00000000) //low dword                                                                                                                                    |
|                 | mov ri.h, l(0x40280000) //high dword (Input 4)<br>mov rj.l, l(0x00000000) //low dword                                                                                                                                    |
|                 | Issue instructions:                                                                                                                                                                                                      |
|                 | ADD_64 re.x ra.h rc.h; //can be any vector element<br>ADD_64 rf.y rb.l rd.l; //can be any vector element<br>ADD_64 rk.z rg.h ri.h; //can be any vector element<br>ADD_64 rl.w rh.l rj.l; //can be any vector element     |
|                 | Result:                                                                                                                                                                                                                  |
|                 | Input 1 + Input 2 = $3.0 + 6.0 = 9.0$ (0x402200000000000)<br>Input 3 + Input 4 = $6.0 + 12.0 = 18.0$ (0x403200000000000)                                                                                                 |
|                 | re.x = 0x00000000(LSB of Input1 and Input2 add result)rf.y = 0x40220000(MSB of Input1 and Input2 add result)rk.z = 0x00000000(LSB of Input3 and Input4 add result)rl.w = 0x40320000(MSB of Input3 and Input4 add result) |
| Input Modifiers | Input modifiers (Section 4.7.2, "Input Modifiers," page 4-9) can be applied to the source operands during the destination X channel (slot 0) or Z channel (slot 2). These slots contain the sign bits of the sources.    |

*Output Modifiers* Output modifiers (Section 4.9.1, "Output Modifiers," page 4-20) can be applied to the destination during the destination X channel (slot 0) or Z channel (slot 2).

### Add Integer

Instruction

ADD INT

Description Integer add, based on signed or unsigned integer operands. dst = src0 + src1;

#### Microcode

| с | DC | D<br>R |    | DS <sup>.</sup> | T_GPR |             | BS  | ALU    | 11_L     | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|--------|----------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRO | C1_SEL | S 0<br>N | SOC | S<br>0<br>R | SR   | C0_:   | SEL    |             |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field  $ALU_INST == OP2_INST_ADD_INT$ , opcode 52 (0x34).

## Dependent Add

| Instruction | ADD_PREV                                                                                                                                             |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Add src0 to the previous channel's result. The previous channel opcode must result in a 32-<br>bit, single-precision floating-point.                 |
|             | The output modifier and clamping on the w/z slot is not allowed (results are undefined).                                                             |
|             | Do not use in w or z channels.                                                                                                                       |
|             | The previous channel y is the w channel's FP32 result.<br>The previous channel x is the z channel's FP32 result.<br>dst = src0 + prev_channel_result |

Microcode

| с   | DC  | D<br>R |    | DS.         | T_GPR |             | BS          | ALU           | л_1   | IST     |             | OMOD | W<br>M |     | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-----|-----|--------|----|-------------|-------|-------------|-------------|---------------|-------|---------|-------------|------|--------|-----|-------------|-------------|-------------|----|
| L   | PS  |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC         | C1_SEL        | S 0 N | SOC     | S<br>0<br>R | SRO  | 20_9   | SEL | -           |             |             | +0 |
| Fon | mat |        | A  | TŪ          | WORDO | (page       | e 9-23) and | ALU_WORD1_OP2 | (pa   | ige 9-2 | 6).         |      |        |     |             |             |             |    |

Instruction Field  $ALU_INST == OP2_INST_ADD_PREV$ , opcode 211 (0xD3).

## Output Carry Bit of Unsigned Integer ADD

| Instruction | ADDC_UINT                                                                                                                              |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Output carry bit of unsigned integer ADD. If (src0 + src1 &gt; 0xFFFFFFFF) {     dst = 0x00000001; } Else {     dest = 0; }</pre> |

#### Microcode

| с   | DC  | D<br>R |    | DS.         | T_GPR |             | BS        | ALU           | л_1         | IST     |             | OMOD | W<br>M |     | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-----|-----|--------|----|-------------|-------|-------------|-----------|---------------|-------------|---------|-------------|------|--------|-----|-------------|-------------|-------------|----|
| L   | PS  |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC       | C1_SEL        | S<br>0<br>N | SOC     | S<br>0<br>R | SRO  | 20_    | SEL |             |             |             | +0 |
| For | mat |        | P  | TD          | WORDO | (page       | 9-23) and | ALU_WORD1_OP2 | (pa         | ige 9-2 | 6).         |      |        |     |             |             |             |    |

Instruction Field ALU\_INST == OP2\_INST\_ADDC\_UINT, opcode 82 (0x52).

#### **AND Bitwise**

Instruction

AND INT

Description Logical bit-wise AND. dst = src0 & src1;

#### Microcode

| с | DC | D<br>R | DS          | T_GPR |             | BS  |        | ALU | л_1         | IST |             | C | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|-------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|---|------|--------|--------|-------------|-------------|-------------|----|
| L | PS | IM     | S<br>1<br>N | S1C   | S<br>1<br>R | SRO | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R |   | SRO  | 20_9   | SEL    |             |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field  $ALU_INST == OP2_INST_AND_INT$ , opcode 48 (0x30).

| Insti | ruction |        | 2      | SHR         | r_int        |              |               |                                                                    |             |                |             |      |        |        |             |             |             |    |
|-------|---------|--------|--------|-------------|--------------|--------------|---------------|--------------------------------------------------------------------|-------------|----------------|-------------|------|--------|--------|-------------|-------------|-------------|----|
| Des   | criptio | n      | 5<br>( | rc1<br>0xF  | are in FFFFF | terp<br>FF), | reted as an ı | The sign bit is s<br>unsigned integer<br>on the sign of si<br>x1F) | lf :        | src1 <b>is</b> |             |      |        |        |             |             |             |    |
| Micı  | rocode  |        |        |             |              |              |               |                                                                    |             |                |             |      |        |        |             |             |             |    |
| с     | DC      | D<br>R |        | DS.         | T_GPR        |              | BS            | AL                                                                 | ۱۱_L        | IST            |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
| L     | PS      |        | IM     | S<br>1<br>N | S1C          | S<br>1<br>R  | SRO           | C1_SEL                                                             | S<br>0<br>N | SOC            | S<br>0<br>R | SRO  | 20_9   | SEL    |             |             |             | +0 |

### Scalar Arithmetic Shift Right

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_ASHR\_INT, opcode 21 (0x15).

#### **Count Bits Set 32 Accumulate**

Instruction BCNT\_ACCUM\_PREV\_INT
Description Count number of bits set in src0 and add to previous channel's BCNT\_INT result. This works
only if BCNT\_INT is in the previous channel. Not legal if used in channel w. The previous
channel z is channel w's BCNT\_INT result. The previous channel y is channel z's BCNT\_INT
result. The previous channel x is channel y's BCNT\_INT result.

count = 0;
for (i = 0 to 31) {
 count = count + src0[i];
}
dst = count + prev\_channel\_bcnt\_int\_dst;

See MBCNT 32LO ACCUM PREV INT, page 8-137, for intended usage.

Microcode

| с | DC | D<br>R |    | DS <sup>.</sup> | T_GPR |             | BS  |        | ALU | או_ו        | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | 20_    | SEL    |             |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_BCNT\_ACCUM\_PREV\_INT, opcode 182 (0xB6).

### Count Bits Set

Instruction BCNT\_INT
Description DX11 count bits set. Counts the number of bits set in src0.
count = 0;
for (i = 0 to 31) {
 count = count + src0[i];
}
dst = count;

See MBCNT\_32LO\_ACCUM\_PREV\_INT, page 8-137, for intended usage.

Microcode

| с    | DC      | D<br>R |       | DS.         | T_GPR |             | BS          | ALU            | л_1   | IST     |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|------|---------|--------|-------|-------------|-------|-------------|-------------|----------------|-------|---------|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L    | PS      |        | IM    | S<br>1<br>N | S1C   | S<br>1<br>R | SRO         | C1_SEL         | S 0 N | SOC     | S<br>0<br>R | SR   | C0_:   | SEL    | -           |             |             | +0 |
| For  | mat     |        | P     | TŪ          | WORDO | (page       | e 9-23) and | ALU_WORD1_OP2  | (pa   | ige 9-2 | 6).         |      |        |        |             |             |             |    |
| Inst | ruction | Fie    | eld A | Tn          | INST  | == 0        | P2_INST_BO  | NT_INT, opcode | 170   | ) (0xA  | A).         |      |        |        |             |             |             |    |

## Signed Integer Bitfield Extract

| Instruction | BFE_INT                                                                                                                                                                                                                                                                                   |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | DX11 signed bitfield extract. src0 = input data, src1 = offset, and src2 = width. The bit<br>position offset is extracted through offset + width from the input data. All bits remaining after<br>dst are stuffed with replications of the sign bit.<br>If (src2[4:0] == 0) {<br>dst = 0; |
|             | }<br>}<br>Else if (src2[4:0] + src1[4:0] < 32) {<br>dst = (src0 << (32-src1[4:0] - src2[4:0])) >>> (32 - src2[4:0])                                                                                                                                                                       |
|             | <pre>dst = (sic0 &lt;&lt; (s2-sic1[4.0] - sic2[4.0]/) /// (s2 - sic2[4.0]) } Else {     dst = src0 &gt;&gt;&gt; src1[4:0]</pre>                                                                                                                                                           |

#### Microcode

| С | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  | ALU_INST | SN          | S2C | SR          | SRC2_SEL | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|----------|-------------|-----|-------------|----------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRO | C1_SEL   | S<br>0<br>N | SOC | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

Instruction Field ALU\_INST == OP3\_INST\_BFE\_INT, opcode 5 (0x5).

### **Unsigned Integer Bitfield Extract**

```
Instruction BFE_UINT
Description DX11 unsigned bitfield extract. src0 = input data, scr1 = offset, and src2 = width. Bit position
offset is extracted through offset + width from input data.
If (src2[4:0] == 0) {
    dst = 0;
}
Else if (src2[4:0] + src1[4:0] < 32) {
    dst = (src0 << (32-src1[4:0] - src2[4:0])) >> (32 - src2[4:0])
}
Else {
    dst = src0 >> src1[4:0]
```

Microcode

| С | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  | ALU_INST | SN          | S2C | SR          | SRC2_SEL | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|----------|-------------|-----|-------------|----------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRO | C1_SEL   | S<br>0<br>N | SOC | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

Instruction Field ALU\_INST == OP3\_INST\_BFE\_UINT, opcode 4 (0x4).

#### AMD HD 6900 SERIES TECHNOLOGY

### **Bitfield Insert**

| Instruction | BFI_INT                                                                                                              |
|-------------|----------------------------------------------------------------------------------------------------------------------|
| Description | Bitfield insert used after BFM to implement DX11 bitfield insert.                                                    |
|             | src0 = bitfield mask (from BFM)                                                                                      |
|             | src 1 & src2 = input data                                                                                            |
|             | This replaces bits in src2 with bits in src1 according to the bitfield mask.<br>dst = (src1 & src0)   (src2 & -src0) |

### Microcode

| С | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  | ALU_INST | SN          | S2C | SR          | SRC2_SEL | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|----------|-------------|-----|-------------|----------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRO | C1_SEL   | S<br>0<br>N | SOC | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

Instruction Field ALU\_INST == OP3\_INST\_BFI\_INT, opcode 6 (0x6).

#### **Bitfield Mask**

| Instruction | BFM_INT                                                                                                                       |
|-------------|-------------------------------------------------------------------------------------------------------------------------------|
| Description | Bitfield mask used before BFI to implement DX11 bitfield insert. This creates a bitfield mask suitable for src0 input to BFI. |
|             | src0[4:0] = bitfield width                                                                                                    |
|             | src1[4:0] = bitfield offset                                                                                                   |
|             | dst = (((1 << src0[4:0]) -1) << src1[4:0])                                                                                    |

#### Microcode

| с | DC | D<br>R | [                            | SSI | ſ_GPR |   | BS  | BS ALU_INST |  |             |     |             | OMOD | W<br>M |     | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|------------------------------|-----|-------|---|-----|-------------|--|-------------|-----|-------------|------|--------|-----|-------------|-------------|-------------|----|
| L | PS | IN     | IM S S S S<br>1 S1C 1<br>N R |     |       | 1 | SRO | C1_SEL      |  | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | 20_    | SEL |             |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_BFM\_INT, opcode 160 (0xA0).

#### **Dword Reversal**

Instruction BFREV\_INT
Description Reverses the DX11 bits. src0 = input data.
res = 0
for (i=0 to 31) {
res[i] = src0[31-i];
}
dst = res;

Microcode

| С    | DC      | D<br>R |       | DS.         | T_GPR |             | BS          | ALU                                                                                               | л_I  | IST     |     |  | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|------|---------|--------|-------|-------------|-------|-------------|-------------|---------------------------------------------------------------------------------------------------|------|---------|-----|--|------|--------|--------|-------------|-------------|-------------|----|
| L    | PS      |        | IM    | S<br>1<br>N | S1C   | S<br>1<br>R | SRO         | RC1_SEL S S S RC1_SEL RC1_SEL RC1_SEL RC1_SEL RC1_SEL RC1_SEC S S S S S S S S S S S S S S S S S S |      |         |     |  | SRO  | 20_9   | SEL    | -           |             |             | +0 |
| For  | mat     |        | P     | TU_         | WORDO | (page       | e 9-23) and | ALU_WORD1_OP2                                                                                     | (pa  | ge 9-2  | 6). |  |      |        |        |             |             |             |    |
| Inst | ruction | Fie    | eld 🛛 | TŪ          | INST  | == 0        | P2_INST_BE  | REV_INT, opcode                                                                                   | e 8′ | 1 (0x51 | I). |  |      |        |        |             |             |             |    |

## Bit Align

Instruction BIT\_ALIGN\_INT

Description Right-shifts 64 bits into a 32-bit GPR. dst = ({src0, src1} >> src2[4:0]) & 0xFFFFFFF;

Microcode

| С | DC | D<br>R |    | DS          | T_GPR |             | BS  | ALU_INST | SN       | S2C | SR          | SRC2_SEL | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|----------|----------|-----|-------------|----------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRO | C1_SEL   | S 0<br>N | SOC | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

Instruction Field ALU\_INST == OP3\_INST\_BIT\_ALIGN\_INT, opcode 12 (0xC).

### Byte Align

Instruction BYTE\_ALIGN\_INT
Description Right-shifts eight bytes into a four-byte GPR.
dst = ({src0, src1} >> (8 \* src2[1:0])) & 0xFFFFFFF;

Microcode

| с | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  | ALU_INST | SN          | S2C | SR          | SRC2_SEL | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|----------|-------------|-----|-------------|----------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRO | C1_SEL   | S<br>0<br>N | SOC | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

Instruction Field ALU\_INST == OP3\_INST\_BYTE\_ALIGN\_INT, opcode 13 (0xD).

#### AMD HD 6900 Series Technology

### **Floating-Point Ceiling**

Instruction CEIL
Description Floating-point ceiling.
 dst = TRUNC(src0);
 If ( (src0 > 0.0f) && (src0 != dst) ) {
 dst += 1.0f;
 }

Microcode

| с | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  | AL     | U_II        | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|--------|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | C0_9   | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_CEIL, opcode 18 (0x12).

## Floating-Point Conditional Move If Equal

| -           | •                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction | CNDE                                                                                                                                                                                                                                                                                                                                                                     |
| Description | Floating-point conditional move if equal.                                                                                                                                                                                                                                                                                                                                |
|             | Compares the first source operand with floating-point zero, and copies either the second or third source operand to the destination operand based on the result. Execution can be conditioned on a predicate set by the previous ALU instruction group. If the condition is not satisfied, the instruction has no effect, and control is passed to the next instruction. |
|             | The instruction specifies which one of four data elements in a four-element vector is operated on, and the result can be stored in any of the four elements of the destination GPR. Operands can be accessed using absolute addresses, or an index in a GPR or the address register (AR).                                                                                |

#### Microcode

| с | DE | D<br>R |  | DS <sup>.</sup> | T_GPR |             | BS  | ALU_INST<br>( <b>11000</b> ) | S<br>2<br>N | S2E | S<br>2<br>R | SRC2_SEL | +4 |
|---|----|--------|--|-----------------|-------|-------------|-----|------------------------------|-------------|-----|-------------|----------|----|
| L | PS | IM     |  | S<br>1<br>N     | S1E   | S<br>1<br>R | SRO | C1_SEL                       | S<br>0<br>N | S0E | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

Instruction Field ALU\_INST == OP3\_INST\_CNDE, opcode 25 (0x19).

| Instruction | CNDE_INT                                                                                                                                                                           |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Integer conditional move if equal, based on signed or unsigned integer operand. Compare "CNDE," on page 67. If (src0 == 0x0) {    dst = src1; } Else {    dst = src2; }</pre> |

## Integer Conditional Move If Equal

Microcode

| с | DE | D<br>R |    | DS          | T_GPR |             | BS  | ALU_INST<br>( <b>11000</b> ) | S<br>2<br>N | S2E | S<br>2<br>R | SRC2_SEL | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|------------------------------|-------------|-----|-------------|----------|----|
| L | PS |        | IM | S<br>1<br>N | S1E   | S<br>1<br>R | SRO | C1_SEL                       | S<br>0<br>N | S0E | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

Instruction Field ALU\_INST == OP3\_INST\_CNDE\_INT, opcode 28 (0x1C).

| Instruction | CNDGE                                                                                                                                                              |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Floating-point conditional move if greater than or equal. Compare "CNDE," on page 67. If (src0 &gt;= 0.0f) {     dst = src1; } Else {     dst = src2; }</pre> |

## Floating-Point Conditional Move If Greater Than Or Equal

Microcode

| с | DE | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  | ALU_INST<br>( <b>11000</b> ) | S<br>2<br>N | S2E | S<br>2<br>R | SRC2_SEL | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|------------------------------|-------------|-----|-------------|----------|----|
| L | PS |        | IM | S<br>1<br>N     | S1E   | S<br>1<br>R | SRO | C1_SEL                       | S<br>0<br>N | S0E | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

Instruction Field ALU\_INST == OP3\_INST\_CNDGE, opcode 27 (0x1B).

## Integer Conditional Move If Greater Than Or Equal

| Instruction | CNDGE_INT                                                                                                                                                                                   |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Integer conditional move if greater than or equal, based on signed integer operand. Compare "CNDE," on page 67. If (src0 &gt;= 0x0) {     dst = src1; } Else {     dst = src2; }</pre> |

Microcode

| с | DE | D<br>R | DS          | T_GPR |             | BS  | ALU_INST<br>( <b>11000</b> ) | S<br>2<br>N | S2E | S<br>2<br>R | SRC2_SEL | +4 |
|---|----|--------|-------------|-------|-------------|-----|------------------------------|-------------|-----|-------------|----------|----|
| L | PS | IM     | S<br>1<br>N | S1E   | S<br>1<br>R | SRO | C1_SEL                       | S<br>0<br>N | S0E | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

Instruction Field ALU\_INST == OP3\_INST\_CNDGE\_INT, opcode 30 (0x1E).

| •           |                                                                                                                                                          |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction | CNDGT                                                                                                                                                    |
| Description | <pre>Floating-point conditional move if greater than. Compare "CNDE," on page 67. If (src0 &gt; 0.0f) {     dst = src1; } Else {     dst = src2; }</pre> |

### Floating-Point Conditional Move If Greater Than

Microcode

| с | DE | D<br>R |   | DS <sup>-</sup> | T_GPR |             | BS  | ALU_INST<br>(11000) | S<br>2<br>N | S2E | S<br>2<br>R | SRC2_SEL | +4 |
|---|----|--------|---|-----------------|-------|-------------|-----|---------------------|-------------|-----|-------------|----------|----|
| L | PS | I      | М | S<br>1<br>N     | S1E   | S<br>1<br>R | SRO | C1_SEL              | S<br>0<br>N | S0E | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

Instruction Field ALU\_INST == OP3\_INST\_CNDGT, opcode 26 (0x1A).

### Integer Conditional Move If Greater Than

| Instruction | CNDGT_INT                                                                                                                                                                         |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Integer conditional move if greater than, based on signed integer operand. Compare "CNDE," on page 67. If (src0 &gt; 0x0) {     dst = src1; } Else {     dst = src2; }</pre> |

Microcode

| с | DE | D<br>R |    | DS.         | T_GPR |             | BS  | ALU_INST<br>( <b>11000</b> ) | S<br>2<br>N | S2E | S<br>2<br>R | SRC2_SEL | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|------------------------------|-------------|-----|-------------|----------|----|
| L | PS |        | IM | S<br>1<br>N | S1E   | S<br>1<br>R | SRO | C1_SEL                       | S<br>0<br>N | S0E | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

 $\label{eq:linst_cmndgt_int} \textit{Inst_cmndgt_int, opcode 29 (0x1D)}.$ 

### **Double-Precision Floating-Point Conditional Move If Not Equal**

| Instruction | CNDNE_64                                                                                                                                                                                               |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Compares the src0 with floating-point zero, and copies either src1 or src2 to the destination<br>operand based on the result.<br>If (src0 != 0.0f) {<br>dst = src1;<br>}<br>Else {<br>dst = src2;<br>} |

The instruction specifies which one of two data elements in a four-element vector is operated on (the two dwords of a double-precision floating-point number), and the result can be stored in the wz or yx elements of the destination GPR.

Microcode

| С | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  | ALU_INST | SN          | S2C | SR          | SRC2_SEL | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|----------|-------------|-----|-------------|----------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRO | C1_SEL   | S<br>0<br>N | SOC | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

Instruction Field ALU\_INST == OP3\_INST\_CNDNE\_64, opcode 9 (0x9).

### Scalar Cosine

Instruction cos
Description Input must be normalized from radians by dividing by 2\*PI. The valid input domain is [-256, +256], which corresponds to an un-normalized input domain [-512\*PI, +512\*PI]. Out-of-range input results in float 1.
dst = ApproximateCos(src0);

#### Microcode

| С | DC | D<br>R | DST_GPR |             |     | BS          | ALU_INST |        |  |             |     | OMOD        | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |    |
|---|----|--------|---------|-------------|-----|-------------|----------|--------|--|-------------|-----|-------------|--------|--------|-------------|-------------|-------------|----|----|
| L | PS |        | IM      | S<br>1<br>N | S1C | S<br>1<br>R | SRC      | C1_SEL |  | S<br>0<br>N | SOC | S<br>0<br>R | SR     | 20_9   | SEL         | -           |             |    | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU INST == OP2 INST COS, opcode 142 (0x8E).

## Cube Map

| Inst | ruction  |        | C           | TUBE                                                                                                                                                                                                                                                                                                                                                                                                                |       |             |                                                 |                                                      |     |     |     |  |                                |  |  |  |  |
|------|----------|--------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|-------------------------------------------------|------------------------------------------------------|-----|-----|-----|--|--------------------------------|--|--|--|--|
| Des  | cription | n      | r<br>c<br>t | Cubemap, using two operands ( $src0 = Rn.zzxy$ , $src1 = Rn.yxzz$ ). This reduction instruction must be executed on all four elements of a single vector. Reduction operations compute only one output, so the values in the output modifier (OMOD) and output clamp (CLAMP) fields must be the same for all four instructions. OMOD and CLAMP do not affect the Direct3D FaceID in the resulting W vector element. |       |             |                                                 |                                                      |     |     |     |  |                                |  |  |  |  |
|      |          |        | C           | lst.<br>lst.                                                                                                                                                                                                                                                                                                                                                                                                        | Y = S | .0f<br>cub  | D;<br>* MajorAxis<br>e coordinat<br>e coordinat | ze;                                                  |     |     |     |  |                                |  |  |  |  |
| Mici | rocode   |        |             |                                                                                                                                                                                                                                                                                                                                                                                                                     |       |             |                                                 |                                                      |     |     |     |  |                                |  |  |  |  |
| с    | DC       | D<br>R |             | DS                                                                                                                                                                                                                                                                                                                                                                                                                  | T_GPR |             | BS                                              |                                                      | ALU | л_I | IST |  | OMOD W U U S S<br>M P M A A +4 |  |  |  |  |
| L    | PS       |        | IM          | S<br>1<br>N                                                                                                                                                                                                                                                                                                                                                                                                         | S1C   | S<br>1<br>R | SRC                                             | SRC1_SEL S<br>N SRC1_SEL S<br>SRC1_SEL S<br>SRC0_SEL |     |     |     |  |                                |  |  |  |  |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field  $ALU_INST == OP2_INST_CUBE$ , opcode 192 (0xC0).

## Variable-Length Dot Product

| Inst    | ruction |        |     | DOT                                                                                  |                          |                         |                          |                        |                       |            |     |                   |       |
|---------|---------|--------|-----|--------------------------------------------------------------------------------------|--------------------------|-------------------------|--------------------------|------------------------|-----------------------|------------|-----|-------------------|-------|
| Des     | criptio | n      |     | Variable-length do<br>DOT opcode in the<br>channel to this ch<br>channel's result is | previous<br>annel's m    | channel. Chann          | els z, y, a<br>ıs channe | ind x add<br>I results | the resu<br>are not r | ult from   | the | pre               | vious |
|         |         |        |     | Do not use in the                                                                    | w channe                 | el.                     |                          |                        |                       |            |     |                   |       |
|         |         |        |     | Previous channel<br>Previous channel<br>Previous channel<br>dst.n = src0 *           | y is z cha<br>x is y cha | Innel'S MUL or DC       | T result.                |                        |                       |            |     |                   |       |
|         |         |        |     | Example: Two d                                                                       | ot 2's, re               | sults in z and          | х                        |                        |                       |            |     |                   |       |
|         |         |        |     | w z y x<br>mul dot mul                                                               | dot                      |                         |                          |                        |                       |            |     |                   |       |
|         |         |        |     | Example: One d                                                                       | ot2, resu                | ılt in y                |                          |                        |                       |            |     |                   |       |
|         |         |        |     | wzyx<br>* muldot *                                                                   |                          |                         |                          |                        |                       |            |     |                   |       |
|         |         |        |     | Example: Dot3,                                                                       | result in                | у                       |                          |                        |                       |            |     |                   |       |
|         |         |        |     | w z y x<br>mul dot dot                                                               | *                        |                         |                          |                        |                       |            |     |                   |       |
|         |         |        |     | Example: Dot3,                                                                       | result in                | x                       |                          |                        |                       |            |     |                   |       |
|         |         |        |     | wzyx<br>* mul dot do                                                                 | ot                       |                         |                          |                        |                       |            |     |                   |       |
| Mic     | rocode  |        |     |                                                                                      |                          |                         |                          |                        |                       |            |     |                   |       |
| с       | DC      | D<br>R |     | DST_GPR                                                                              | BS                       | ALI                     | U_INST                   |                        | OMOD                  | W U<br>M P | E   | S S<br>1 0<br>A A | +4    |
| L PS IM |         |        |     | S S S S<br>1 S1C 1<br>N R                                                            | SRO                      | C1_SEL                  | S<br>0 SOC<br>N          | S<br>0<br>R            | SRC                   | 0_SEL      |     | •                 | +0    |
| Fori    | mat     |        |     | ALU_WORDO (page                                                                      | 9-23) and                | ALU_WORD1_0P2           | (page 9-2                | 26).                   |                       |            |     |                   |       |
| Inst    | ruction | Fi     | eld | ALU_INST == OP2                                                                      | 2_INST_DO                | от, <b>opcode 208 (</b> | 0xD0).                   |                        |                       |            |     |                   |       |

## Variable-Length Dot Product With IEEE Rules

| Instruction | DOT_IEEE                                                                                                                                                                                                                                                                                                            |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Variable-length dot product with IEEE rules for 0*anything.                                                                                                                                                                                                                                                         |
|             | Cannot be used in w channel. All other channels require MUL or DOT opcode in previous channel. Channels z, y, and x add the result from the previous channel to this channel's MUL result. Previous channel results are not normalized. Each channel's result is written to a GPR (the x channel is not broadcast). |
|             | Do not use in the w element.                                                                                                                                                                                                                                                                                        |
|             | Previous z channel is w channel's MUL or DOT result.<br>Previous y channel is z channel's MUL or DOT result.<br>Previous x channel is y channel's MUL or DOT result.<br>dst.n = src0 * src1 + dst.(n+1)                                                                                                             |

#### Microcode

| с | DC | D<br>R | DST_GPR |             |     |             | BS  | ALU    | ALU_INST    |     |             |  |     | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|---------|-------------|-----|-------------|-----|--------|-------------|-----|-------------|--|-----|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM      | S<br>1<br>N | S1C | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R |  | SRO | C0_    | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field  $ALU_INST == OP2_INST_DOT_IEEE$ , opcode 175 (0xAF).

### Four-Channel Dot Product

| Instruction | DOT4                                                                                                                                                                                                                                                                                 |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Four-channel dot product. This reduction instruction must be executed on all four channels of a single vector. Reduction operations compute only one output, so the values in the output modifier (OMOD) and output clamp (CLAMP) fields must be the same for all four instructions. |
|             | Only the PV.X register channel holds the result of this operation, and the processor selects this swizzle code in the bypass operation.                                                                                                                                              |
|             | dst = srcA.W * srcB.W +<br>srcA.Z * srcB.Z +<br>srcA.Y * srcB.Y +<br>srcA.X * srcB.X;                                                                                                                                                                                                |

Microcode

| С | DC | D<br>R | DST_GPR |             |     |             | BS  | ALU    | 1_1         | IST | OMOD        | W<br>M |    | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |  |    |
|---|----|--------|---------|-------------|-----|-------------|-----|--------|-------------|-----|-------------|--------|----|-------------|-------------|-------------|----|--|----|
| L | PS |        | IM      | S<br>1<br>N | S1C | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R |        | SR | C0_         | SEL         | -           |    |  | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_DOT4, opcode 190 (0xBE).

### Four-Channel Dot Product, IEEE

| Instruction | DOT4_IEEE                                                                                                                                                                                                                                                                                                                         |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Four-channel dot product that uses IEEE rules for zero times anything. This reduction instruction must be executed on all four channels of a single vector. Reduction operations compute only one output, so the values in the output modifier (OMOD) and output clamp (CLAMP) fields must be the same for all four instructions. |
|             | Only the PV.X register channel holds the result of this operation, and the processor selects this swizzle code in the bypass operation.                                                                                                                                                                                           |
|             | dst = srcA.W * srcB.W +<br>srcA.Z * srcB.Z +<br>srcA.Y * srcB.Y +                                                                                                                                                                                                                                                                 |

srcA.X \* srcB.X;

Microcode

| с | DC | D<br>R |    | DS.         | T_GPR |             | BS  | ALU_INST |             |     |             |  | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|----------|-------------|-----|-------------|--|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL   | S<br>0<br>N | SOC | S<br>0<br>R |  | SRO  | 20_    | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_DOT4\_IEEE, opcode 191 (0xBF).

# Scalar Base-2 Exponent, IEEE

| Instruction | EXP_IEEE                                                                        |
|-------------|---------------------------------------------------------------------------------|
| Description | <pre>Scalar base-2 exponent. If (src0 == 0.0F) {     dst = 1.0F; } Else {</pre> |
|             | <pre>dst = Approximate2ToX(src0); }</pre>                                       |

Microcode

| С    | DC                                                                | D<br>R |    | DS.         | T_GPR |             | BS  | AL                  | U_IN | IST |  | омор | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|------|-------------------------------------------------------------------|--------|----|-------------|-------|-------------|-----|---------------------|------|-----|--|------|--------|--------|-------------|-------------|-------------|----|
| L    | PS                                                                |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRO | RC1_SEL S S S C O R |      |     |  | SR   | C0_    | SEL    | -           |             |             | +0 |
| For  | Format ALU_WORD0 (page 9-23) and ALU_WORD1_0P2 (page 9-26)        |        |    |             |       |             |     |                     |      |     |  |      |        |        |             |             |             |    |
| Inst | Instruction Field ALU_INST == OP2_INST_EXP_IEEE, opcode 129 (0x81 |        |    |             |       |             |     |                     |      |     |  |      |        |        |             |             |             |    |

| Instruction | FFBH_INT                                                                                                                                                                                                                                                                                                                                             |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Find the first bit set in a positive integer from the MSB, or find the first bit clear in a negative integer from the MSB. If (src0 == 0 or src0 == 0xFFFFFFF) {     dst = 0xFFFFFFF; } Else {     count = 0;     sign = src0[31];     while (src0[31];         count = count + 1;         src0 = src0 &lt;&lt; 1;     }     dst = count;</pre> |
|             | }                                                                                                                                                                                                                                                                                                                                                    |

## Find First Bit Signed High

Microcode

| с | DC | D<br>R |    | DS.         | T_GPR |             | BS  |        |             |     |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SR   | C0_:   | SEL    |             |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_FFBH\_INT, opcode 173 (0xAD).

## Find First Bit Unsigned High

```
Instruction FFEH_UINT
Description Find the first bit set in an unsigned integer from the MSB.
If (src0 == 0) {
    dst = 0xFFFFFFF;
}
Else {
    count = 0;
    while (src0[31] == 0) {
        count = count + 1;
        src0 = src0 << 1;
    }
    dst = count;
}</pre>
```

Microcode

| с | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  | ALU    | л_I      | IST |             | C | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|--------|----------|-----|-------------|---|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL | S 0<br>N | SOC | S<br>0<br>R |   | SRO  | 20_9   | SEL    |             |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_FFBH\_UINT, opcode 171 (0xAB).

## Find First Bit Signed Low

| Instruction | FFBL_INT                                                                                                                                                                                                                                   |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Find the first bit set in an integer from the LSB. If (src0 == 0) {     dst = 0xFFFFFFF; } Else {     count = 0;     while (src0[0] == 0) {         count = count + 1;         src0 = src0 &gt;&gt; 1;     }     dst = count; }</pre> |

Microcode

| с | DC | D<br>R |    | DS <sup>.</sup> | T_GPR |             | BS  |        | ALU_ | _IN         | IST |             | ОМ | OD. | W<br>M |     | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|--------|------|-------------|-----|-------------|----|-----|--------|-----|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL |      | S<br>0<br>N | SOC | S<br>0<br>R |    | SRC | :0_9   | SEL |             |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_FFBL\_INT, opcode 172 (0xAC).

#### AMD HD 6900 SERIES TECHNOLOGY

### **Floating-Point Floor**

Instruction FLOOR
Description Floating-point floor.
 dst = TRUNC(src0);
 If ( (src0 < 0.0f) && (src0 != dst) ) {
 dst += -1.0f;
 }</pre>

#### Microcode

| с | DC | D<br>R | DS <sup>.</sup> | T_GPR |             | BS  | BS     |  |             | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|-----------------|-------|-------------|-----|--------|--|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS | IM     | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL |  | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | 20_9   | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_FLOOR, opcode 20 (0x14).

## Floating-Point To Signed Integer

| Instruction | FLT_TO_INT                                                                                                                                                                                                                                          |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Floating-point input is converted to a signed integer value using truncation. Channels 0-3 use the 32-bit round mode state; channel 4 uses truncation. If the value does fit in 32 bits, the low-order bits are used. Special case number handling: |
|             | +inf $\rightarrow$ max_int                                                                                                                                                                                                                          |
|             | $-inf \rightarrow max_int$                                                                                                                                                                                                                          |
|             | NaN & -Nan & 0 & -0 $\rightarrow$ 0 dst = (int) src0                                                                                                                                                                                                |

Microcode

| С   | DC                                                           | D<br>R |    | DS.         | T_GPR |             | BS  | BS ALU      |     |             |  |     | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-----|--------------------------------------------------------------|--------|----|-------------|-------|-------------|-----|-------------|-----|-------------|--|-----|------|--------|--------|-------------|-------------|-------------|----|
| L   | PS                                                           |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | S<br>0<br>N | SOC | S<br>0<br>R |  | SRO | 20_  | SEL    | -      |             |             | +0          |    |
| For | Format DILL WORDO (nage 9-23) and DILL WORD1 OP2 (nage 9-26) |        |    |             |       |             |     |             |     |             |  |     |      |        |        |             |             |             |    |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_FLT\_TO\_INT, opcode 80 (0x50).

## Float to Signed Integer Using FLOOR

| -           |                                                                                                                                                                                                                                                                                               |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction | FLT_TO_INT_FLOOR                                                                                                                                                                                                                                                                              |
| Description | Float input is converted to a signed integer value using FLOOR. Float magnitudes too great to be represented by an integer float (unbiased exponent > 30) saturate to max_int or - max_int. This does not match the opcode FLT_TO_INT with round toward zero, which handles NaNs differently. |
|             | Special case number handling:                                                                                                                                                                                                                                                                 |
|             | inf & NaN $\rightarrow$ max_int                                                                                                                                                                                                                                                               |
|             | -inf & -NaN $\rightarrow$ -max_int                                                                                                                                                                                                                                                            |

 $\begin{array}{rll} 0 \& -0 \to 0 \\ \text{dst} &= (\text{int}) (\text{FLOOR}) \operatorname{src0} \end{array}$ 

Microcode

| с | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  | ALU    | л_I         | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|--------|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SR   | C0_    | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_FLT\_TO\_INT\_FLOOR, opcode 177 (0xB1).

# Convert Float Input to Signed Integer Value

| Insti | ruction        |        | FL/        | г_то          | o_in               | C_RPI            |                                                         |                                     |                     |             |         |             |         |         |        |        |             |      |             |      |
|-------|----------------|--------|------------|---------------|--------------------|------------------|---------------------------------------------------------|-------------------------------------|---------------------|-------------|---------|-------------|---------|---------|--------|--------|-------------|------|-------------|------|
| Des   | criptio        | n      | for<br>> 3 | 0.5<br>30) s  | . Floa<br>satura   | at mag<br>ate to | verted to a<br>initudes to<br>max_int of<br>les NaNs of | o great to<br><sup>-</sup> -max_int | be repi<br>. This c | rese        | ented b | oy aı       | n integ | er floa | t (ui  | nbia   | aséd        | d ex | por         | nent |
|       |                |        | Sp         | ecia          | al cas             | e num            | nber handl                                              | ing:                                |                     |             |         |             |         |         |        |        |             |      |             |      |
|       |                |        |            | inf           | & Na               | $N \rightarrow$  | max_int                                                 |                                     |                     |             |         |             |         |         |        |        |             |      |             |      |
|       |                |        |            | -inf          | * & -N             | laN –            | max_int                                                 |                                     |                     |             |         |             |         |         |        |        |             |      |             |      |
|       |                |        | dst        |               | <b>k -0</b> – (int |                  | DOR) (src0                                              | + 0.5)                              |                     |             |         |             |         |         |        |        |             |      |             |      |
|       |                |        | Eq         | uiva          | alent              | ly,              |                                                         |                                     |                     |             |         |             |         |         |        |        |             |      |             |      |
|       |                |        | If<br>El:  | ds<br>se      | st =               | (int)            | == 0.5)<br>Ceil(arg<br>Round_ne                         |                                     |                     |             |         |             |         |         |        |        |             |      |             |      |
| Micr  | rocode         |        |            |               |                    |                  |                                                         |                                     |                     |             |         |             |         |         |        |        |             |      |             |      |
| с     | DC             | D<br>R | D          | ST_           | GPR                |                  | BS                                                      |                                     | ALU                 | Л_I         | IST     |             |         | OMOD    | W<br>M | U<br>P | U<br>E<br>M | 1    | S<br>0<br>A | +4   |
| L     | PS             | 11     | ۰ N        | 5<br>1 5<br>N | S1C                | S<br>1<br>R      | SR                                                      | C1_SEL                              |                     | S<br>0<br>N | SOC     | S<br>0<br>R |         | SR      | C0_:   | SEL    |             |      |             | +0   |
| Forr  | nat<br>ruction | Field  |            | _             |                    |                  | <b>9-23) and</b><br>2 INST F1                           | _                                   | _                   |             | -       | -           | 0vB0)   |         |        |        |             |      |             |      |

### **Floating-Point To Unsigned Integer**

| Instruction | FLT_TO_UINT                                                                                                                                                                                     |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Converts input to an unsigned integer value using truncation. Positive float magnitudes too great to be represented by an unsigned integer float (unbiased exponent > 31) saturate to max_uint. |
|             | Special number handling:                                                                                                                                                                        |
|             | -inf & NaN & 0 & -0 $\rightarrow$ 0                                                                                                                                                             |
|             | $lnf \rightarrow max\_uint$ $dst = (int) src0$                                                                                                                                                  |
|             |                                                                                                                                                                                                 |

Microcode

| с | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  | ALU    | 1_U         | IST |             |     | W U<br>M P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|--------|-------------|-----|-------------|-----|------------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SRC | 0_SE       | L           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_FLT\_TO\_UINT, opcode 154 (0x9A).

### Float to Unsigned Conversion of Four Floating Point Inputs

Instruction FLT TO UINT4 Description Float to unsigned conversion of four floating point inputs to packed eight-bit unsigned integer values. Uses all four vector channels. The 32-bit result is replicated to all four vector output channels. Result = (flt to uint(src0.w) & 0xFF) << 24)) + (flt\_to\_uint(src0.z) & 0xFF) << 16)) +
(flt\_to\_uint(src0.y) & 0xFF) << 8)) +
(flt\_to\_uint(src0.x) & 0xFF)));</pre>

Microcode

| С   | DC  | D<br>R | DS          | T_GPR |             | BS          | ALU           | OMOD W U U S S<br>M P M A A +4 |         |             |             |
|-----|-----|--------|-------------|-------|-------------|-------------|---------------|--------------------------------|---------|-------------|-------------|
| L   | PS  | IM     | S<br>1<br>N | S1C   | S<br>1<br>R | SRO         | C1_SEL        | N 0 N                          | SOC     | S<br>0<br>R | SRC0_SEL +0 |
| For | mat |        | ALU         | WORD0 | (pag        | e 9-23) and | ALU WORD1 OP2 | (pa                            | ige 9-2 | 6).         |             |

ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_FLT\_TO\_UINT4, opcode 174 (0xAE).

FLT16\_TO\_FLT32 Description Conversion of 16-bit floating-point to 32-bit floating-point. src0 = input float16. Supports input and output modifiers. Denorms cannot be created because F16 does not have a large enough range. Float 16 denorms are accepted. dst = FLT16\_32(src0[15:0])

#### Microcode

Instruction

| с | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  | ALU    | 1_L         | IST |             | OI | MOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|--------|-------------|-----|-------------|----|-----|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R |    | SRO | 20_9   | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_FLT16\_T0\_FLT32, opcode 163 (0xA3).

# Floating-Point 32-Bit To Floating-Point 16-Bit

| Description Floating-point 32-bit conversion to 16-bit floating-point.                                                                                                                    | Instruction | FLT32_TO_FLT16                                                                                                                                             |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| This supports input modifiers. It creates FLt16 denorms when appropriate. This is not compatible with output modifiers because of the creation of denorms.<br>dst [15:0] = FLT32_16(src0) | Description | This supports input modifiers. It creates FLt16 denorms when appropriate. This is not compatible with output modifiers because of the creation of denorms. |

#### Microcode

| с    | DC      | D<br>R |              | DS                                                                                                                                                                                                 | ſ_GPR |             | BS          | s s s s       |             |         |             |             |  |  |  |  |  |
|------|---------|--------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|-------------|---------------|-------------|---------|-------------|-------------|--|--|--|--|--|
| L    | PS      |        | IM           | S<br>1<br>N                                                                                                                                                                                        | S1C   | S<br>1<br>R | SRO         | C1_SEL        | S<br>0<br>N | SOC     | S<br>0<br>R | SRC0_SEL +0 |  |  |  |  |  |
| Fori | mat     |        | A            | LU_                                                                                                                                                                                                | WORD0 | (page       | e 9-23) and | ALU_WORD1_OP2 | (pa         | ige 9-2 | 6).         |             |  |  |  |  |  |
| Inst | ruction | Fie    | I <b>d</b> A | ALU_INST == OP2_INST_FLT32_T0_FLT16, opcode 162 (0xA2).                                                                                                                                            |       |             |             |               |             |         |             |             |  |  |  |  |  |
| Inpı | ıt Mod  | ifiers | d            | Input modifiers (Section 4.7.2 on page 9) can be applied to the source operands during the destination X channel (slot 0) or Z channel (slot 2). These slots contain the sign bits of the sources. |       |             |             |               |             |         |             |             |  |  |  |  |  |
| Out  | out Mc  | odifie |              | Output modifiers (Section 4.9.1 on page 20) can be applied to the destination during the destination X channel (slot 0) or Z channel (slot 2).                                                     |       |             |             |               |             |         |             |             |  |  |  |  |  |

### Floating-Point 32-Bit To Floating-Point 64-Bit

```
Instruction
                 FLT32 TO FLT64
Description
                 Floating-point 32-bit convert to 64-bit floating-point. The instruction converts src0.x or
                 src0.Z to a 64-bit double-precision floating-point value and places the result in dst.YX or
                 dst.ZW, respectively. If the source value does fit in 32 bits, the low-order bits are used.
                 Using values outside the specified range produces undefined results.
                 A 32-bit NaN source is handled specially. The sign is copied, the mantissa is copied into bits
                 [52:30], and the exponent is forced to 0x7FF. The result for a NaN source is a NaN with the
                 same sign, and the single-precision mantissa is the MSB of the double-precision mantissa.
                 dst = src0;
                 mant = mantissa(src0)
                       = exponent (src0)
                 exp
                 sign = sign(src0)
                 e = exp + (1023 - 127);
                 if (exp==0xFF)
                                        //src0 is inf or a NaN
                     If (mant!=0x0)
                                        //src0 is a NaN
                     {
                         dst = {sign, 0x7FF, {mant, 29'b0}};
                                                                //29 low-order bits are zero
                     }
                     else
                                          //src0 is inf
                     {
                         dst = (sign) ? 0xFFF00000000000 : 0x7FF0000000000;
                     }
                                        //src0 is zero or a denorm
                 else if (exp==0x0)
                     else
                                            //src0 is a valid floating-point value
                     m = mant < < 29;
                     m = (e << 52);
                     m = (sign << 63);
                     dst = m;
                 }
```

Table 8.2 Result of FLT32\_TO\_FLT64 Instruction

|      |                 |      |         |      | src0 | )       |      |                 |      |                  |
|------|-----------------|------|---------|------|------|---------|------|-----------------|------|------------------|
| -inf | -F <sup>1</sup> | -1.0 | -denorm | -0   | +0   | +denorm | +1.0 | +F <sup>1</sup> | +inf | NaN              |
| -inf | -F              | -1.0 | -0.0    | -0.0 | +0.0 | +0.0    | +1.0 | +F              | +inf | NaN <sup>2</sup> |

1. F is a finite floating-point value.

 The hardware propagates a 32-bit input NaN to the output. So if the input is a 32-bit -/+ signaling NaN, the output is a 64-bit -/+ signaling NaN. A 32-bit -/+ quiet NaN returns a 64 bit -/+ quiet NaN. A 32-bit 0xFFC00000 NaN returns a 64 bit NaN64 (0xFFF800000000000).

| Coissue | <ul> <li>FLT32_TO_FLT64 is a two-slot instruction. The following coissue scenarios are possible:.</li> <li>A single FLT32_TO_FLT64 instruction in slots 0 and 1, and any valid instructions in slots 2, 3, and 4.</li> </ul> |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | • A single FLT32_TO_FLT64 instruction in slots 2 and 3, and any valid instructions in slots 0, 1, and 4.                                                                                                                     |
|         | • Two FLT32_TO_FLT64 instructions in slots 0, 1, 2, and 3, and any valid instruction in slot 4.                                                                                                                              |

## Floating-Point 32-Bit To Floating-Point 64-Bit (Cont.)

| Microcod | е |
|----------|---|
|          | - |

| с    | DC      | D<br>R   | DST_GPR                                                                                                                                          | BS                                               | ALU                          | 1_U         | IST     |             | OMOD            |        |     | 1    |       | +4  |  |
|------|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------------------------|-------------|---------|-------------|-----------------|--------|-----|------|-------|-----|--|
| L    | PS      | IM       | S<br>1 S1C 1<br>N R                                                                                                                              | SRO                                              | C1_SEL                       | S<br>0<br>N | SOC     | S<br>0<br>R | SR              | C0_S   | EL  |      | •     | +0  |  |
| Fori | mat     |          | ALU_WORDO (page                                                                                                                                  | 9-23) and                                        | ALU_WORD1_0P2                | (pa         | ige 9-2 | 26).        |                 |        |     |      |       |     |  |
| Inst | ruction | Field    | ALU_INST == OP                                                                                                                                   | 2_INST_FI                                        | .T32_T0_FLT64,               | орс         | ode 20  | 06 (        | 0xCE).          |        |     |      |       |     |  |
| Exa  | mple    |          | The following exa<br>3:<br>Input data:                                                                                                           | mple coiss                                       | ues two FLT32_7              | 1_0_1       | FLT64 i | nstr        | ructions in slo | ts 0 a | and | 1, a | nd 2  | and |  |
|      |         |          |                                                                                                                                                  | data 0.5f (0x3F000000)<br>data 1.0f (0x3F800000) |                              |             |         |             |                 |        |     |      |       |     |  |
|      |         |          |                                                                                                                                                  | nov ra.h, l (0x3F000000) //Input 1               |                              |             |         |             |                 |        |     |      |       |     |  |
|      |         |          | mov rc.h, l(0x3<br>mov rd.l //                                                                                                                   | F800000)<br>/Don't ca                            | //Input 2<br>re              |             |         |             |                 |        |     |      |       |     |  |
|      |         |          | Issue instructi                                                                                                                                  | ons:                                             |                              |             |         |             |                 |        |     |      |       |     |  |
|      |         |          | FLT32_TO_FLT64<br>FLT32_TO_FLT64<br>FLT32_TO_FLT64<br>FLT32_TO_FLT64<br>FLT32_TO_FLT64                                                           | rf.y rb.<br>rg.z rc.                             | l //Don't ca<br>h //can be a | re<br>ny    |         |             |                 |        |     |      |       |     |  |
|      |         |          | Result:                                                                                                                                          |                                                  |                              |             |         |             |                 |        |     |      |       |     |  |
|      |         |          | flt32_to_flt64(<br>flt32_to_flt64(                                                                                                               |                                                  |                              |             |         |             |                 |        |     |      |       |     |  |
|      |         |          | re.x = 0x00000000 (LSB of output)<br>rf.y = 0x3FE00000 (MSB of output)<br>rg.z = 0x00000000 (LSB of output)<br>rh.w = 0x3ff00000 (MSB of output) |                                                  |                              |             |         |             |                 |        |     |      |       |     |  |
| Inpı | ıt Mod  | ifiers   | Input modifiers (S destination X cha sources.                                                                                                    |                                                  |                              |             |         |             |                 |        |     |      |       |     |  |
| Out  | out Mo  | odifiers | Output modifiers destination X cha                                                                                                               |                                                  |                              |             |         | ippli       | ed to the des   | stinat | ion | duri | ng tł | ne  |  |

### Floating-Point 64-Bit To Floating-Point 32-Bit

```
Instruction
                 FLT64 TO FLT32
Description
                 Floating-point 64-bit convert to 32-bit floating-point. The instruction converts src0.YX or
                 src0.WZ to a 32-bit single-precision floating-point value in dst.X or dst.Z, respectively. If
                 the result does fit in 32 bits, the low-order bits are used.
                 dst = src0;
                 mant = mantissa(src0)
                 exp
                       = exponent (src0)
                 sign = sign(src0)
                 if (exp==0x7FF)
                                       //src0 is inf or a NaN
                 {
                      if (mant==0x0)
                                        //src0 is a NaN
                      {
                          dst = (sign) ? 0xFFC00000 : 0x7FC00000;
                      }
                                          //src0 is inf
                      else
                      {
                          dst = (siqn) ? 0xFF800000 : 0x7F800000;
                      }
                 else if (exp==0x0) //src0 is zero or a denorm
                 ł
                     dst = (siqn) ? 0x80000000 : 0x0;
                 }
                 élse
                                        //src0 is a valid floating-point value
                 ł
                     dst = src0;
```

### Table 8.3 Result of FLT64\_TO\_FLT32 Instruction

|            |      |                 |      |         | 9    | src0 |         |      |                 |      |            |
|------------|------|-----------------|------|---------|------|------|---------|------|-----------------|------|------------|
| -NaN       | -inf | -F <sup>1</sup> | -1.0 | -denorm | -0   | +0   | +denorm | +1.0 | +F <sup>1</sup> | +inf | +NaN       |
| 0xFFC00000 | -inf | -F              | -1.0 | -0.0    | -0.0 | +0.0 | +0.0    | +1.0 | +F              | +inf | 0x7FC00000 |

1. F is a finite floating-point value.

Coissue

FLT64 TO FLT32 is a two-slot instruction. The following coissues are possible.

- A single <code>FLT64\_T0\_FLT32</code> instruction in slots 0 and 1, and any valid instructions in slots 2, 3, and 4.
- A single FLT64\_TO\_FLT32 instruction in slots 2 and 3, and any valid instructions in slots 0, 1, and 4.
- Two FLT64\_T0\_FLT32 instructions in slots 0, 1, 2, and 3,and any valid instruction in slot 4.

## Floating-Point 64-Bit To Floating-Point 32-Bit (Cont.)

Microcode

| с     | DC      | D<br>R   | DST_GPR                                                              | BS                                                                                | ALU                                   | 1_L         | IST                 |             |                     | OMOD             | W<br>M     | U<br>P       | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A  | +4         |
|-------|---------|----------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------|-------------|---------------------|-------------|---------------------|------------------|------------|--------------|-------------|-------------|--------------|------------|
| L     | PS      | IM       | S S S<br>1 S1C 1<br>N R                                              | SRO                                                                               | C1_SEL                                | S<br>0<br>N | SOC                 | S<br>0<br>R |                     | SR               | C0_        | SEL          | -           |             |              | +0         |
| Forr  | mat     |          | ALU_WORDO (page                                                      | 9-23) and                                                                         | ALU_WORD1_OP2                         | (pa         | ige 9-2             | 26).        |                     |                  |            |              |             |             |              |            |
| Insti | ruction | Field    | ALU_INST == OP                                                       | 2_INST_FI                                                                         | JT64_TO_FLT32, (                      | орс         | ode 28              | 3 (0        | x1C).               |                  |            |              |             |             |              |            |
| Exa   | mple    |          | 3:.<br>Input data:                                                   | nput data:<br>nput data 1.0 (0x3FF000000000000)                                   |                                       |             |                     |             |                     |                  |            |              | d 2         | and         |              |            |
|       |         |          | Input data 2.0                                                       | (0x4000                                                                           | 000000000000)                         |             |                     |             |                     |                  |            |              |             |             |              |            |
|       |         |          |                                                                      | 7 ra.h, l(0x3FF00000) //high dword (Input 1)<br>7 rb.l, l(0x00000000) //low dword |                                       |             |                     |             |                     |                  |            |              |             |             |              |            |
|       |         |          | mov rc.h, l(0x4<br>mov rd.l, l(0x0                                   |                                                                                   |                                       |             | Input               | 2)          |                     |                  |            |              |             |             |              |            |
|       |         |          | Issue instructi                                                      | .ons:                                                                             |                                       |             |                     |             |                     |                  |            |              |             |             |              |            |
|       |         |          | FLT64_TO_FLT32<br>FLT64_TO_FLT32<br>FLT64_TO_FLT32<br>FLT64_TO_FLT32 | rf.y r<br>rg.z r                                                                  |                                       | ny<br>ny    | vecto<br>vecto      | re<br>re    | lement<br>lement    | I<br>I           |            |              |             |             |              |            |
|       |         |          | Result:                                                              |                                                                                   |                                       |             |                     |             |                     |                  |            |              |             |             |              |            |
|       |         |          | flt64_to_flt32(<br>flt64_to_flt32(                                   |                                                                                   |                                       |             |                     |             |                     |                  |            |              |             |             |              |            |
|       |         |          | re.x = 0x3F800<br>rf.y = 0<br>rg.z = 0x40000<br>rh.w = 0             |                                                                                   | //Always                              | 0           |                     |             |                     |                  |            |              |             |             |              |            |
| Inpu  | ıt Mod  | ifiers   | Input modifiers (S<br>destination X char<br>sources.                 | ection 4.7<br>nnel (slot                                                          | .2 on page 9) ca<br>0) or Z channel ( | n b<br>sloi | e appli<br>t 2). Tł | ed<br>nese  | to the s<br>e slots | source<br>contai | op<br>n tł | erai<br>ne s | nds<br>sign | dur<br>bits | ring<br>s of | the<br>the |
| Out   | out Mo  | odifiers | Output modifiers (<br>destination X chai                             |                                                                                   |                                       |             |                     | ppli        | ied to t            | the des          | stin       | atio         | n di        | urin        | g th         | ie         |

| Fused Single-Precision Multiply-Add  |  |
|--------------------------------------|--|
| rused olligie-i recision manipiy-Add |  |

Instruction FMA

Description Fused single-precision multiply-add. Only for double-precision parts. dst = src0 \* src1 + src2

Microcode

| С | DC | D<br>R |    | DS.         | T_GPR |             | BS  | ALU_INST | SN    | S2C | SR          | SRC2_SEL | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|----------|-------|-----|-------------|----------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRO | C1_SEL   | S 0 N | SOC | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

Instruction Field ALU\_INST == OP3\_INST\_FMA, opcode 7 (0x7).

# Double-Precision Floating-Point Fused Multiply-Add

| Instruction | FMA_64                                                                                                                                                                                                                                       |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Adds the src2 to the product of the src0 and src1. A single round is performed on the sum - the product of src0 and src1 is not truncated or rounded.<br>dst = (src0 * src1) + src2                                                          |
|             | The instruction specifies which one of two data elements in a four-element vector is operated on (the two dwords of a double precision floating point number), and the result can be stored in the wz or yx elements of the destination GPR. |

Microcode

| С | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  | ALU_INST | SN          | S2C | SR          | SRC2_SEL | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|----------|-------------|-----|-------------|----------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRO | C1_SEL   | S<br>0<br>N | SOC | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

Instruction Field  $ALU_{INST} = OP3_{INST}_{FMA}_{64}$ , opcode 10 (0xA).

#### AMD HD 6900 SERIES TECHNOLOGY

## Floating-Point Fractional

FRACT

Instruction

Description Floating-point fractional part of source operand. dst = src0 - FLOOR(src0);

#### Microcode

| с | DC | D<br>R |    | DS.         | T_GPR |             | BS  | ALU    | ۱۱_L        | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | C0_:   | SEL    | •           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_FRACT, opcode 16 (0x10).

#### Floating-Point Fractional, 64-Bit

```
Instruction
                 FRACT 64
Description
                 Gets the positive fractional part of a 64-bit floating-point value located in src0.YX or
                 src0.WZ, and places the result in dst.YX or dst.WZ, respectively.
                 dst = src0;
                 mant = mantissa(src0)
                       = exponent(src0)
                 exp
                 sign = sign(src0)
                 if (exp==0x7FF)
                                        //src0 is an inf or a NaN
                     If (mant==0x0)
                                         //src0 is NaN
                      {
                         dst = src0;
                      1
                                         //src0 is inf
                     else
                     {
                         dst = NaN64;
                      }
                 else if (exp==0x0) //src0 is zero or a denorm
                 {
                     dst = 0x0;
                 }
                                          //src0 is a float
                 else
                 {
                     dst = src0 - floor(src0);
                 }
```

#### Table 8.4 Result of FRACT\_64 Instruction

|       |                 |      |         |    | sr | c0      |      |                 |       |       |
|-------|-----------------|------|---------|----|----|---------|------|-----------------|-------|-------|
| -inf  | -F <sup>1</sup> | -1.0 | -denorm | -0 | +0 | +denorm | +1.0 | +F <sup>1</sup> | +inf  | NaN   |
| NaN64 | [+0.0,+1.0)     | +0   | +0      | +0 | +0 | +0      | +0   | [+0.0,+1.0)*    | NaN64 | NaN64 |

1. F is a finite floating-point value.

Coissue

FRACT\_64 is a two-slot instruction. The following coissues are possible:.

- A single FRACT\_64 instruction in slots 0 and 1, and any valid instructions in slots 2, 3, and 4.
- A single FRACT\_64 instruction in slots 2 and 3, and any valid instructions in slots 0, 1, and 4.
- Two FRACT\_64 instructions in slots 0, 1, 2, and 3, and any valid instruction in slot 4.

Microcode

| С   | DC  | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS          |           | ALU  | I_IN        | IST    |             | OMO | ⊃ <sup>W</sup> |     |    | - | 1 0 | +4 |
|-----|-----|--------|----|-----------------|-------|-------------|-------------|-----------|------|-------------|--------|-------------|-----|----------------|-----|----|---|-----|----|
| L   | PS  |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC         | C1_SEL    |      | S<br>0<br>N | SOC    | S<br>0<br>R | SF  | RC0            | _SE | ΞL |   |     | +0 |
| For | mat | •      | А  | ALU_WORD0 (page |       |             | e 9-23) and | ALU_WORD1 | _OP2 | (pa         | ge 9-2 | 6).         |     |                |     |    |   |     | -  |

# Floating-Point Fractional, 64-Bit (Cont.)

| Instruction Field | ALU_INST == OP2_INST_FRACT_64, opcode 198 (0xC6).                                                                                                                                                    |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Example           | The following example coissues two FRACT_64 instructions in slots 0 and 1, and 2 and 3. Input data:                                                                                                  |
|                   | Input data 8.814369 (0x4021A0F4F077BCA7)<br>Input data 13.113172 (0x402A39F1A0AC1721)                                                                                                                |
|                   | mov ra.h, l(0x4021A0F4) //high dword (Input 1)<br>mov rb.l, l(0xF077BCA7) //low dword                                                                                                                |
|                   | mov rc.h, l(0x402A39F1) //high dword (Input 2)<br>mov rd.l, l(0xA0AC1721) // low dword                                                                                                               |
|                   | Issue instructions:                                                                                                                                                                                  |
|                   | FRACT_64 re.x ra.h //can be any vector element<br>FRACT_64 rf.y rb.l //can be any vector element<br>FRACT_64 rg.z rc.h //can be any vector element<br>FRACT_64 rh.w rd.l //can be any vector element |
|                   | Result:                                                                                                                                                                                              |
|                   | <pre>fract64(0x4021A0F4F077BCA7) = fract64(8.814369) = 0x3FEA0F4F077BCA70 (0.814369) fract64(0x402A39F1A0AC1721) = fract64(13.113172) = 0x3FBCF8D0560B9080</pre>                                     |
|                   | (0.113172)                                                                                                                                                                                           |
|                   | <pre>re.x = 0x077BCA70 (LSB of output) rf.y = 0x3FEA0F4F (MSB of output) rg.z = 0x560B9080 (LSB of output) rh.w = 0x3FBCF8D0 (MSB of output)</pre>                                                   |
| Input Modifiers   | Input modifiers (Section 4.7.2 on page 9) can be applied to the source operands during the destination X channel (slot 0) or Z channel (slot 2). These slots contain the sign bits of the sources.   |
| Output Modifiers  | Output modifiers (Section 4.9.1 on page 20) can be applied to the destination during the destination X channel (slot 0) or Z channel (slot 2).                                                       |

|  | Split Double-Precision Floating | _Point Into | Fraction | and Exponent |
|--|---------------------------------|-------------|----------|--------------|
|--|---------------------------------|-------------|----------|--------------|

| Instruction | FREXP_64                                                                                                                                |                                                                                                                                                                   |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | and exponent values. The exponent is ou                                                                                                 | value in src0.YX into separate fraction (mantissa)<br>utput as a signed integer to dst.YX. The fraction, in<br>utput as a sign-extended double-precision value to |
|             | <pre>frac_src0 = fraction(src0) exp_src0 = exponent(src0) sign_src0 = sign(src0) frac_dst = fraction(dst) exp_dst = exponent(dst)</pre> |                                                                                                                                                                   |
|             | if (exp_src0==0x7FF)<br>{                                                                                                               | //src0 is inf or NaN                                                                                                                                              |
|             | <pre>exp_dst = 0xFFFFFFF;<br/>if (frac_src0==0x0)<br/>{<br/>frac dst = 0xFFF80000000000</pre>                                           | //src0 is inf                                                                                                                                                     |
|             | }<br>else                                                                                                                               | //src0 is a NaN                                                                                                                                                   |
|             | <pre>{     frac_dst = src0;     } }</pre>                                                                                               |                                                                                                                                                                   |
|             | }<br>else if (exp_dst==0x0)<br>{                                                                                                        | //src0 is zero or denorm                                                                                                                                          |
|             | exp_dst = 0x0;<br>frac_dst = {sign_src0,0x0};                                                                                           |                                                                                                                                                                   |
|             | }<br>else                                                                                                                               | //src0 is a float                                                                                                                                                 |
|             | <pre>{     frac_dst = {sign_src0, 0x3fe, :     [0.5, 1)</pre>                                                                           | <pre>frac_src0}; // double from (-1, -0.5] to</pre>                                                                                                               |
|             | exp_dst = exp_src0 - 1023 + 1<br>}                                                                                                      | ; // convert to 2's complement                                                                                                                                    |

Table 8.5 Result of FREXP\_64 Instruction

|          |                    |               | src0               |            |
|----------|--------------------|---------------|--------------------|------------|
| dst      | -inf or +inf       | -0 or +0      | -denorm or +denorm | NaN        |
| frac_dst | NaN64 <sup>1</sup> | {sign_src0,0} | {sign_src0,0}      | src0       |
| exp_dst  | 0xFFFFFFFF         | 0             | 0                  | 0xFFFFFFFF |

1. NaN64 = 0xFFF8000000000000.

Coissue The instruction uses four slots in an instruction group. A single FREXP\_64 instruction must be issued in slots 0, 1, 2, or 3. Slot 4 can contain any other valid instruction.

## Split Double-Precision Floating\_Point Into Fraction and Exponent (Cont.)

Microcode

| с     | DC      | D<br>R |     | DS           | T_GPR                                                                                                                                                                                                                                        |             | BS         |           | ŀ                                                        | LU_II       | NST     |             |        | OMOD    | W<br>M | U<br>P          | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-------|---------|--------|-----|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------|-----------|----------------------------------------------------------|-------------|---------|-------------|--------|---------|--------|-----------------|-------------|-------------|-------------|----|
| L     | PS      |        | IM  | S<br>1<br>N  | S1C                                                                                                                                                                                                                                          | S<br>1<br>R | S          | GRC       | 1_SEL                                                    | S<br>0<br>N | SOC     | S<br>0<br>R |        | SRO     | C0_    | SEL             |             |             |             | +0 |
| Forr  | mat     |        |     | ALU_         | WORDO                                                                                                                                                                                                                                        | (page       | 9-23) ai   | nd 2      | ALU_WORD1_0                                              | 2 (pa       | age 9-2 | 26).        |        |         |        |                 |             |             |             |    |
| Insti | ruction | Fie    | ld  | ALU_         | INST                                                                                                                                                                                                                                         | == OF       | 2_INST_    | _FRI      | EXP_64, opco                                             | le 19       | 6 (0xC  | (4).        |        |         |        |                 |             |             |             |    |
| Exa   | mple    |        |     |              |                                                                                                                                                                                                                                              | •           | •          |           | <b>s one FREXF</b><br>00000000000)                       |             | instruc | tion        | in ead | h of sl | ots    | 0, <sup>-</sup> | 1, 2        | , ar        | nd 3        | 3. |
|       |         |        |     |              |                                                                                                                                                                                                                                              |             |            |           | //high dw<br>//low dw                                    |             | Input   | )           |        |         |        |                 |             |             |             |    |
|       |         |        |     | Issu         | le ins                                                                                                                                                                                                                                       | truct       | ions:      |           |                                                          |             |         |             |        |         |        |                 |             |             |             |    |
|       |         |        |     | FREX<br>FREX | EXP_64 rc.x ra.h; //Can be any vector element in any GPR<br>EXP_64 rd.y rb.l; //Can be any vector element in any GPR<br>EXP_64 re.z //Don't care about source operand (not used)<br>EXP_64 rf.w //Don't care about source operand (not used) |             |            |           |                                                          |             |         |             |        |         |        |                 |             |             |             |    |
|       |         |        |     | Resu         | ilt:                                                                                                                                                                                                                                         |             |            |           |                                                          |             |         |             |        |         |        |                 |             |             |             |    |
|       |         |        |     | rd.y<br>re.z | x = 0x $y = 2$ $x = 0x$ $y = 0x$                                                                                                                                                                                                             | 0           | (E:<br>(L: | xpo<br>SB | bits are al<br>nent 0.75*2<br>of mantissa<br>3FE, MSB of | 2 =         | 3.0)    |             |        |         |        |                 |             |             |             |    |
| Inpu  | ıt Mod  | ifier  | s   |              | nput modifiers (Section 4.7.2 on page 9) can be applied to the source operand during the estination X channel (slot 0). This slot contains the sign bit of the source.                                                                       |             |            |           |                                                          |             |         |             |        |         |        |                 |             |             |             |    |
| Out   | out Mo  | odifie | ers | The          | instruc                                                                                                                                                                                                                                      | tion d      | oes not t  | take      | e output modi                                            | iers.       |         |             |        |         |        |                 |             |             |             |    |

### **Group Barrier**

 Instruction
 GROUP\_BARRIER

 Description
 Creates a synchronization point between all of the threads in a work-group. Every thread in the work-group must execute this instruction before any thread is allowed to proceed past this instruction. Once all threads have reached this instruction, they can proceed.

 It is illegal to execute this instruction within dynamic flow control.

#### Microcode

| с   | DC  | D<br>R                    |    | DS.         | T_GPR |             | BS            | ALU    | л_1         | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-----|-----|---------------------------|----|-------------|-------|-------------|---------------|--------|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L   | PS  |                           | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRO           | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | C0_9   | SEL    | -           |             |             | +0 |
| For | mat | ALU_WORD0 (page 9-23) and |    |             |       |             | ALU_WORD1_OP2 | (pa    | ige 9-2     | 6). |             |      |        |        |             |             |             |    |

Instruction Field ALU\_INST == OP2\_INST\_GROUP\_BARRIER, opcode 84 (0x54).

| Instruction | INT_TO_FLT                                                                                                                                   |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Integer to floating-point. The input is interpreted as a signed integer value and converted to a floating-point value.<br>dst = (float) src0 |
| Microcode   |                                                                                                                                              |

## Integer To Floating-Point

| С | DC | D<br>R |    | DS.         | T_GPR |             | BS  | AL     | 11_U        | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | 1 | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-------------|-----|-------------|------|--------|--------|-------------|---|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | C0_9   | SEL    | -           |   |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_INT\_TO\_FLT, opcode 155 (0x9B).

 Instruction
 INTERP\_LOAD\_P0

 Description
 Read parameter data from LDS and write it into GPRs for P0. Each primitive has parameters at the three vertices: P0, P1, and P2. The SRC0 argument contains the parameter number (0 – 32).

Microcode

| С | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  | AI     | 1_U_I       | NST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|--------|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SR   | C0_:   | SEL    |             |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_INTERP\_LOAD\_P0, opcode 224 (0xE0).

| Inst | ruction |        | 3  | NTE         | RP_LO  | AD_P1       | L0  |                                |             |     |             |      |        |        |             |             |             |    |
|------|---------|--------|----|-------------|--------|-------------|-----|--------------------------------|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| Des  | criptio | n      | r  | bara        | meters | at th       |     | DS and write<br>tices: P0, P1, |             |     |             |      |        |        |             |             |             | as |
| Mic  | rocode  |        |    |             |        |             |     |                                |             |     |             |      |        |        |             |             |             |    |
| с    | DC      | D<br>R |    | DS.         | T_GPR  |             | BS  |                                | ALU_II      | NST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
| L    | PS      |        | IM | S<br>1<br>N | S1C    | S<br>1<br>R | SRC | C1_SEL                         | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | C0_9   | SEL    |             |             |             | +0 |

ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

ALU\_INST == OP2\_INST\_INTERP\_LOAD\_P10, opcode 225 (0xE1).

### Read Parameter Data from LDS for P1 - P0

Format

Instruction Field

 Instruction
 INTERP\_LOAD\_P20

 Description
 Read parameter data from LDS and write it into GPRs for (P2 – P0). Each primitive has parameters at the three vertices: P0, P1, and P2. The SRC0 argument contains the parameter number (0 – 32).

Microcode

| с | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  | ALU    | 1_I         | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|--------|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRO | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | 20_9   | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_INTERP\_LOAD\_P20, opcode 226 (0xE2).

# Interpolation of the X Channel

| Instruction | INTERP_X                                                                                                                                                                                 |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | This opcode must be present in the x and y vector channels                                                                                                                               |
|             | Channel y – MULADD.                                                                                                                                                                      |
|             | Channel x - DOT, using result of channel y MULADD.                                                                                                                                       |
|             | Channel x is the result of interpolating the x parameters.<br>dst.x = P0.x + P1.x * i + P2.x * j                                                                                         |
|             | Note: The red + indicates this addition is done using the DOT path. The MULADD result is not rounded or normalized before entering this ADD, so the result is not an IEEE compliant ADD. |

Microcode

| с    | DC                                                                | D<br>R |    | DS <sup>.</sup>                                            | T_GPR                                               |  | BS | ALU | л_I | IST |   |  | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|------|-------------------------------------------------------------------|--------|----|------------------------------------------------------------|-----------------------------------------------------|--|----|-----|-----|-----|---|--|------|--------|--------|-------------|-------------|-------------|----|
| L    | PS                                                                |        | IM | S<br>1<br>NS1CS<br>1<br>RSRC1_SELS<br>0<br>NSOCS<br>0<br>R |                                                     |  |    |     |     |     | 0 |  | SRC  | 20_9   | SEL    |             |             |             | +0 |
| For  | mat                                                               |        | 1  | ALU_                                                       | LU_WORD0 (page 9-23) and ALU_WORD1_OP2 (page 9-26). |  |    |     |     |     |   |  |      |        |        |             |             |             |    |
| Inst | struction Field ALU_INST == OP2_INST_INTERP_X, opcode 216 (0xD8). |        |    |                                                            |                                                     |  |    |     |     |     |   |  |      |        |        |             |             |             |    |

## Interpolation for X,Y Channels

| Instruction | INTERP_XY                                                                                                                         |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Description | This opcode must be present in all vector channels                                                                                |
|             | Channel w - MULADD                                                                                                                |
|             | Channel z - DOT, using result of channel w MULADD                                                                                 |
|             | Channel y – MULADD                                                                                                                |
|             | Channel x - DOT, using result of channel y MULADD                                                                                 |
|             | Channel z result is interpolated y channel, and is muxed onto the channel y output.                                               |
|             | Channel x result is interpolated x channel.<br>dst.x = P0.x + P1.x * i + P2.x *j                                                  |
|             | dst.y = P0.y + P1.y * i + P2.x *j<br>Note: The red + indicates this addition is done using the DOT path. The MULADD result is not |

rounded or normalized before entering this ADD, so the result is not an IEEE compliant ADD.

### Microcode

| с   | DC  | D<br>R                                                  |    | DS.         | T_GPR |             | BS  |        | ALU_  | IN | ST  |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-----|-----|---------------------------------------------------------|----|-------------|-------|-------------|-----|--------|-------|----|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L   | PS  |                                                         | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRO | C1_SEL | S C N | )  | SOC | S<br>0<br>R | SRO  | C0_9   | SEL    | -           |             |             | +0 |
| For | mat | at ALU_WORD0 (page 9-23) and ALU_WORD1_OP2 (page 9-26). |    |             |       |             |     |        |       |    |     |             |      |        |        |             |             |             |    |

Instruction Field ALU\_INST == OP2\_INST\_INTERP\_XY, opcode 214 (0xD6).

# Interpolation of the Z Channel

| Instruction | INTERP_Z                                                                                                                                                                                 |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | This opcode must be present in the w and z vector channels.                                                                                                                              |
|             | Channel w – MULADD.                                                                                                                                                                      |
|             | Channel z – DOT, using result of channel w MULADD.                                                                                                                                       |
|             | Channel z is the result of interpolating the z parameters.<br>dst.z = P0.z + P1.z * i + P2.z * j                                                                                         |
|             | Note: The red + indicates this addition is done using the DOT path. The MULADD result is not rounded or normalized before entering this ADD, so the result is not an IEEE compliant ADD. |

Microcode

| с    | DC      | D<br>R                                                      |    | DS <sup>.</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | T_GPR |  | BS | ALU | л_I | IST |  |     | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|------|---------|-------------------------------------------------------------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--|----|-----|-----|-----|--|-----|------|--------|--------|-------------|-------------|-------------|----|
| L    | PS      |                                                             | IM | S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S |       |  |    |     |     |     |  | SRO | 20_  | SEL    |        |             |             | +0          |    |
| For  | mat     |                                                             | I  | ALU_WORD0 (page 9-23) and ALU_WORD1_OP2 (page 9-26).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       |  |    |     |     |     |  |     |      |        |        |             |             |             |    |
| Inst | ruction | ion Field ALU_INST == OP2_INST_INTERP_Z, opcode 217 (0xD9). |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |  |    |     |     |     |  |     |      |        |        |             |             |             |    |

# Interpolation of the Z, W Channels

| Instruction | INTERP_ZW                                                                                                                                                                                                                         |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | This opcode must be present in all vector channels.                                                                                                                                                                               |
|             | Channel w – MULADD.                                                                                                                                                                                                               |
|             | Channel z – DOT, using result of channel w MULADD.                                                                                                                                                                                |
|             | Channel y – MULADD.                                                                                                                                                                                                               |
|             | Channel x – DOT, using result of channel y MULADD.                                                                                                                                                                                |
|             | Channel z is the result of interpolating the z parameters, and is muxed onto the channel y output.                                                                                                                                |
|             | Channel x result is interpolated x channel, and is muxed onto the channel w output.<br>dst.x = P0.x + P1.x * i + P2.x * j                                                                                                         |
|             | dst.w = P0.w + P1.w * i + P2.w * j<br>Note: The red + indicates this addition is done using the DOT path. The MULADD result is not<br>rounded or normalized before entering this ADD, so the result is not an IEEE compliant ADD. |

Microcode

| с | DC | D<br>R |    | DS          | T_GPR |             | BS  |        | ALU | л_1         | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SR   | 20_    | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_INTERP\_ZW, opcode 215 (0xD7).

# Floating-Point Pixel Kill If Equal

| Instruction | KILLE                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Floating-point pixel kill if equal. Set kill bit. Ensure that the KILL* instruction is the last instruction in an ALU clause, because the remaining instructions executed in the clause do not reflect the updated valid state after the kill operation. Only a pixel shader (PS) can execute this instruction; the instruction is ignored in other program types. If (src0 == src1) {     dst = 1.0f;     Killed = TRUE; } Else {     dst = 0.0f; }</pre> |

Microcode

| с | DC | D<br>R |    | DS          | T_GPR |             | BS  | AL     | U_II        | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SR   | C0_    | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_KILLE, opcode 44 (0x2C).

## Integer Kill If Equal

| Instruction | KILLE_INT                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Integer kill if equal. Set kill bit. Ensure that the KILL* instruction is the last instruction in an ALU clause, because the remaining instructions executed in the clause do not reflect the updated valid state after the kill operation. Only a pixel shader (PS) can execute this instruction; the instruction is ignored in other program types. If (src0 == src1) {     dst = 1.0f;     Killed = TRUE; } Else {     dst = 0.0f; }</pre> |

Microcode

| с | DC | D<br>R |    | DS.         | T_GPR |             | BS  |        | ALU | л_IV        | IST |             | OMOD | W<br>M |     | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|------|--------|-----|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRO | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | C0_9   | SEL |             |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_KILLE\_INT, opcode 70 (0x46).

# Floating-Point Pixel Kill If Greater Than Or Equal

| Instruction | KILLGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Description | <pre>Floating-point pixel kill if greater than or equal. Set kill bit. Ensure that the KILL* instruction is the last instruction in an ALU clause, because the remaining instructions executed in the clause do not reflect the updated valid state after the kill operation. Only a pixel shader (PS) can execute this instruction; the instruction is ignored in other program types. If (src0 &gt;= src1) {     dst = 1.0f;     Killed = TRUE; } Else {     dst = 0.0f; }</pre> |  |  |  |  |  |  |  |  |  |

Microcode

| с | DC | D<br>R |                    | DS <sup>-</sup> | T_GPR |  | BS  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ALU | л_I | IST | OMOD | W<br>M | U<br>P   | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |  |    |
|---|----|--------|--------------------|-----------------|-------|--|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|--------|----------|-------------|-------------|-------------|----|--|----|
| L | PS |        | IM S S S S I S I R |                 |       |  | SRO | SRC1_SEL SRC |     |     |     |      |        | SRC0_SEL |             |             |             |    |  | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

 $\label{eq:instruction} \textit{Instruction Field} \quad \texttt{ALU_INST} \ == \ \texttt{OP2\_INST}\_\texttt{KILLGE}, \ \texttt{opcode 46} \ (\texttt{0x2E}).$ 

## Integer Kill If Greater Than Or Equal

| Instruction | KILLGE_INT                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Unsigned integer kill if greater than or equal. Set kill bit. Ensure that the KILL* instruction is the last instruction in an ALU clause, because the remaining instructions executed in the clause do not reflect the updated valid state after the kill operation. Only a pixel shader (PS) can execute this instruction; the instruction is ignored in other program types. If (src0 &gt;= src1) {     dst = 1.0f;     Killed = TRUE; } Else {     dst = 0.0f; }</pre> |

Microcode

| с | DC | D<br>R |    | DS.         | T_GPR |             | BS  |        | ALU | л_IV        | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | 20_9   | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_KILLGE\_INT, opcode 72 (0x48).

# Unsigned Integer Kill If Greater Than Or Equal

| Instruction | KILLGE_UINT                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Unsigned integer kill if greater than or equal. Set kill bit. Ensure that the KILL* instruction is the last instruction in an ALU clause, because the remaining instructions executed in the clause do not reflect the updated valid state after the kill operation. Only a pixel shader (PS) can execute this instruction; the instruction is ignored in other program types.<br>If (src0 >= src1) {<br>dst = 1.0f;<br>Killed = TRUE;<br>}<br>Else {<br>dst = 0.0f;<br>} |
|             | }                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

Microcode

| с | DC | D<br>R | DS          | T_GPR |             | BS  |        | ALU | л_л         | IST |             | ON | NOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|-------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|----|-----|--------|--------|-------------|-------------|-------------|----|
| L | PS | IM     | S<br>1<br>N | S1C   | S<br>1<br>R | SRO | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R |    | SRO | 20_9   | SEL    |             |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

 $\label{eq:linear_interm} \textit{Instruction Field} \quad \texttt{ALU_INST} \ = \ \texttt{OP2\_INST\_KILLGE\_UINT}, \ \texttt{opcode 65} \ (0x41).$ 

# Floating-Point Pixel Kill If Greater Than

| Instruction | KILLGT                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Floating-point pixel kill if greater than. Set kill bit. Ensure that the KILL* instruction is the last instruction in an ALU clause, because the remaining instructions executed in the clause do not reflect the updated valid state after the kill operation. Only a pixel shader (PS) can execute this instruction; the instruction is ignored in other program types. If (src0 &gt; src1) {     dst = 1.0f;     Killed = TRUE; } Else {     dst = 0.0f; }</pre> |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

Microcode

| с | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  |        | ALU | л_1         | IST |             | OMOD W U U S S<br>M P M A A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|-----------------------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SRC0_SEL                    | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_KILLGT, opcode 45 (0x2D).

## Integer Kill If Greater Than

| Instruction | KILLGT_INT                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Integer kill if greater than. Set kill bit. Ensure that the KILL* instruction is the last instruction in an ALU clause, because the remaining instructions executed in the clause do not reflect the updated valid state after the kill operation. Only a pixel shader (PS) can execute this instruction; the instruction is ignored in other program types. If (src0 &gt; src1) {     dst = 1.0f;     Killed = TRUE; } Else {     dst = 0.0f; }</pre> |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

Microcode

| с | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  |        | ALU | л_1         | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRO | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | 20_    | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field  $ALU_INST == OP2_INST_KILLGT_INT$ , opcode 71 (0x47).

## Unsigned Integer Kill If Greater Than

| Instruction | KILLGT_UINT                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Unsigned integer kill if greater than. Set kill bit. Ensure that the KILL* instruction is the last<br>instruction in an ALU clause, because the remaining instructions executed in the clause do<br>not reflect the updated valid state after the kill operation. Only a pixel shader (PS) can<br>execute this instruction; the instruction is ignored in other program types.<br>If (src0 > src1) {<br>dst = 1.0f;<br>Killed = TRUE;<br>}<br>Else {<br>dst = 0.0f;<br>} |

Microcode

| с | DC | D<br>R |    | DS.         | T_GPR |             | BS  |        | ALU | л_I         | IST |             | OMOD | W<br>M |     | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|------|--------|-----|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | C0_:   | SEL |             |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

 $\label{eq:linear_interm} \textit{Instruction Field} \quad \texttt{ALU_INST} \ == \ \texttt{OP2\_INST\_KILLGT\_UINT}, \ \texttt{opcode 64} \ (0x40).$ 

# Floating-Point Pixel Kill If Not Equal

| Instruction | KILLNE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Floating-point pixel kill if not equal. Set kill bit. Ensure that the KILL* instruction is the last<br/>instruction in an ALU clause, because the remaining instructions executed in the clause do<br/>not reflect the updated valid state after the kill operation. Only a pixel shader (PS) can<br/>execute this instruction; the instruction is ignored in other program types.<br/>If (src0 != src1) {<br/>dst = 1.0f;<br/>Killed = TRUE;<br/>}<br/>Else {<br/>dst = 0.0f;<br/>}</pre> |

Microcode

| с | DC | D<br>R | DS            | ST_GPR |             | BS  |        | ALU | л_I         | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|---------------|--------|-------------|-----|--------|-----|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS | IM     | S<br>1 1<br>N | S1C    | S<br>1<br>R | SRO | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | C0_:   | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

 $\label{eq:instruction} \textit{Instruction Field} \quad \texttt{ALU_INST} \ == \ \texttt{OP2\_INST}\_\texttt{KILLNE}, \ \texttt{opcode 47} \ (\texttt{0x2F}).$ 

## Integer Kill If Not Equal

| Instruction | KILLNE_INT                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Integer kill if not equal. Set kill bit. Ensure that the KILL* instruction is the last instruction in<br/>an ALU clause, because the remaining instructions executed in the clause do not reflect the<br/>updated valid state after the kill operation. Only a pixel shader (PS) can execute this<br/>instruction; the instruction is ignored in other program types.<br/>If (src0 != src1) {<br/>dst = 1.0f;<br/>Killed = TRUE;<br/>}<br/>Else {<br/>dst = 0.0f;<br/>}</pre> |

Microcode

| с | DC | D<br>R |    | DS.         | T_GPR |             | BS  |        | ALU_INST |             |     |             |  |     | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|----------|-------------|-----|-------------|--|-----|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL |          | S<br>0<br>N | SOC | S<br>0<br>R |  | SRO | 20_9   | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field  $ALU_INST == OP2_INST_KILLNE_INT$ , opcode 73 (0x49).

#### Combine Separate Fraction and Exponent into Double-precision

```
Instruction
                 LDEXP 64
Description
                 The LDEXP 64 instruction gets a 52-bit mantissa from the double-precision floating-point
                 value in src1.YX and a 32-bit integer exponent in src0.X, and multiplies the mantissa by
                 2<sup>exponent</sup>. The double-precision floating-point result is stored in dst.YX.
                 dst = src1 * 2^{src0}
                 mant = mantissa(src1)
                 exp
                       = exponent (src1)
                 sign = sign(src1)
                 if (exp==0x7FF)
                                                 //src1 is inf or a NaN
                 {
                     dst = src1;
                 }
                     else if (exp==0x0)
                                                  //src1 is zero or a denorm
                     }
                 élse
                                                   //src1 is a float
                     exp+= src0;
                                                       //overflow
                     if (exp>=0x7FF)
                     {
                         dst = {sign, inf};
                     íf
                        (src0<=0)
                                                  //underflow
                     {
                         dst = \{siqn, 0\};
                     }
                     mant |= (exp<<52);
mant |= (sign<<63);</pre>
                     dst = mant;
                 }
```

### Table 8.6 Result of LDEXP\_64 Instruction

|                   |        |           | src0 |                   |      |
|-------------------|--------|-----------|------|-------------------|------|
| src1              | -/+inf | -/+denorm | -/+0 | -/+F <sup>1</sup> | NaN  |
| -/+l <sup>2</sup> | -/+inf | -/+0      | -/+0 | src1 * (2^src0)   | src0 |
| Not -/+I          | -/+inf | -/+0      | -/+0 | invalid result    | src0 |

1. F is a finite floating-point value.

2. I is a valid 32-bit integer value.

Coissue

LDEXP\_64 is a two-slot instruction. The following coissues are possible:

A single LDEXP\_64 instruction in slots 0 and 1, and any valid instructions in slots 2, 3, and 4. A single LDEXP\_64 instruction in slots 2 and 3, and any valid instructions in slots 0, 1, and 4. Two LDEXP\_64 instructions in slots 0, 1, 2, and 3,and any valid instruction in slot 4.

### AMD HD 6900 SERIES TECHNOLOGY

### Combine Separate Fraction and Exponent into Double-precision (Cont.)

| Microcode |
|-----------|
|-----------|

| с     | DC      | D       | DST GPR                                                                  | BS                                                                                                                                                                                                                          | ۸۱                           |             | NST            |             |                  | лоd   | w    | U    | U<br>E | S<br>1 | S<br>0 | +4  |
|-------|---------|---------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-------------|----------------|-------------|------------------|-------|------|------|--------|--------|--------|-----|
| C     | DC      | R       |                                                                          | 60                                                                                                                                                                                                                          |                              | 0_11        | 101            |             |                  | 100   | Μ    | Ρ    | М      | A      | A      | . 4 |
| L     | PS      | II      | S<br>1 S1C 1<br>N R                                                      | SRC                                                                                                                                                                                                                         | C1_SEL                       | S<br>0<br>N | SOC            | S<br>0<br>R |                  | SRO   | C0_9 | SEL  |        |        |        | +0  |
| Forr  | mat     |         | ALU_WORD0 (page                                                          | 9-23) and                                                                                                                                                                                                                   | ALU_WORD1_OP2                | (pa         | age 9-2        | 26).        |                  |       |      |      |        |        |        |     |
| Insti | ruction | Field   | ALU_INST == OF                                                           | 2_INST_LE                                                                                                                                                                                                                   | EXP_64, opcode               | 9 19        | 7 (0xC         | ;5).        |                  |       |      |      |        |        |        |     |
| Exa   | mple    |         | The following exa<br>Input data:                                         | ample coiss                                                                                                                                                                                                                 | sues two LDEXP               | _64         | instruc        | ctior       | is in slots      | 0 a   | nd   | 1, a | and    | 2 a    | ind    | 3.  |
|       |         |         | Input data (e1)<br>Input data (x2)                                       | Input data (x1) 0x47F000006FC6A731<br>Input data (e1) 0x2C6<br>Input data (x2) 0xC7EFFFFEE072B19F<br>Input data (e2) 0x15E                                                                                                  |                              |             |                |             |                  |       |      |      |        |        |        |     |
|       |         |         |                                                                          | mov ra.h, l(0x47F00000) //high dword xl(Input 1)<br>mov rb.l, l(0x6FC6A731) //low dword                                                                                                                                     |                              |             |                |             |                  |       |      |      |        |        |        |     |
|       |         |         | mov rc.h, l(0x0<br>mov rd.l, l(0x1                                       |                                                                                                                                                                                                                             | //high dwo<br>//low dwo      |             | x2(In          | put         | 2)               |       |      |      |        |        |        |     |
|       |         |         | mov rj.h, l(0x2<br>mov rk.l, l(0x2                                       |                                                                                                                                                                                                                             | //e1<br>//e2                 |             |                |             |                  |       |      |      |        |        |        |     |
|       |         |         | Issue instruct:                                                          | ions:                                                                                                                                                                                                                       |                              |             |                |             |                  |       |      |      |        |        |        |     |
|       |         |         | LDEXP_64 re.x<br>LDEXP_64 rf.y<br>LDEXP_64 rg.z<br>LDEXP_64 rh.w         | rb.l rj.l<br>rc.h rk.l                                                                                                                                                                                                      | n //can be a<br>L //can be a | any<br>any  | vecto<br>vecto | r e<br>r e  | lement<br>lement |       |      |      |        |        |        |     |
|       |         |         | Result:                                                                  |                                                                                                                                                                                                                             |                              |             |                |             |                  |       |      |      |        |        |        |     |
|       |         |         | re.x = 0x6FC64<br>rf.y = 0x74500<br>rg.z = 0xE0724<br>rh.w = 0xDDCF1     | 0000 (outp<br>319F (outp                                                                                                                                                                                                    | put MSB)<br>put LSB)         |             |                |             |                  |       |      |      |        |        |        |     |
| Inpu  | ıt Mod  | lifiers | Input modifiers (S<br>destination X cha<br>sources. The src <sup>2</sup> | nnel (slot (                                                                                                                                                                                                                | )) or Z channel              | (slo        | t 2). T        | hes         | e slots co       | ntaii | n th |      |        |        |        |     |
| Out   | out Ma  | odifier |                                                                          | sources. The src1 operand is an integer and does not accept modifiers.<br>Output modifiers (Section 4.9.1 on page 20) can be applied to the destination during the<br>destination X channel (slot 0) or Z channel (slot 2). |                              |             |                |             |                  |       |      |      |        |        |        | ne  |

### Linear Interpolation

Instruction LERP\_UINT
Description Unsigned eight-bit pixel average. Src c is similar to a round mode. If set, .5 rounds up; if
cleared, .5 truncates.
 dst = ((src0[31:24] + src1[31:24] + src2[24]) >> 1) << 24 +
 ((src0[23:16] + src1[23:16] + src2[16]) >> 1) << 16 +
 ((src0[15:8] + src1[15:8] + src2[8]) >> 1) << 8 +
 ((src0[7:0] + src1[7:0] + src2[0]) >> 1);

#### Microcode

| С | DC | D<br>R | DST_GPR             | BS  | ALU_INST | SN          | S2C | SR          | SRC2_SEL | +4 |
|---|----|--------|---------------------|-----|----------|-------------|-----|-------------|----------|----|
| L | PS | IM     | S<br>1 S1C 1<br>N R | SRO | C1_SEL   | S<br>0<br>N | SOC | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

Instruction Field ALU\_INST == OP3\_INST\_LERP\_UINT, opcode 11 (0xB).

## Load and Store Flags

| Instruction | LOAD_STORE_FLAGS                                                                                                  |
|-------------|-------------------------------------------------------------------------------------------------------------------|
| Description | Load src0 into a working copy of the exception flags. This clears flags or restores flags from a previous clause. |
|             | Writes a working copy of the exception flags into a GPR if gprwr is enabled. Flags are inclusive of current VLIW. |
|             | Available only in the w channel.<br>dst = exception flags                                                         |

Microcode

| С | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  | ALU_INST | SN    | S2C | SR          | SRC2_SEL | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|----------|-------|-----|-------------|----------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRO | C1_SEL   | S 0 N | SOC | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

 $\label{eq:loss_loss} \textit{Instruction Field} \quad \texttt{ALU_INST} \ = \ \texttt{OP2_INST_LOAD\_STORE\_FLAGS}, \ \texttt{opcode 219} \ (\texttt{0xDB}).$ 

### Scalar Base-2 Log

| Instruction | LOG_CLAMPED                                                                                                                                                      |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Scalar base-2 log. If (src0 == 1.0f) {     dst = 0.0f; } Else {     dst = LOG_IEEE(src0) // clamp dst if (dst == -INFINITY) {     dst = -MAX_FLOAT; }</pre> |

### Microcode

| с | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  |        | ALU | ALU_INST    |     |             |  |     | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|--|-----|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R |  | SRO | 20_    | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_LOG\_CLAMPED, opcode 130 (0x82).

## Scalar Base-2 IEEE Log

| Instruction | LOG_IEEE                                                                                                           |
|-------------|--------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Scalar base-2 IEEE log. If (src0 == 1.0f) {     dst = 0.0f; } Else {     dst = ApproximateLog2(src0); }</pre> |

Microcode

| с                                                                   | DC                                                              | D<br>R |    | DS.         | T_GPR |             | BS  | ALU    | л_I         | IST |             |  | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---------------------------------------------------------------------|-----------------------------------------------------------------|--------|----|-------------|-------|-------------|-----|--------|-------------|-----|-------------|--|------|--------|--------|-------------|-------------|-------------|----|
| L                                                                   | PS                                                              |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRO | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R |  | SRO  | 20_9   | SEL    |             |             |             | +0 |
| For                                                                 | Format     ALU_WORD0 (page 9-23) and ALU_WORD1_OP2 (page 9-26). |        |    |             |       |             |     |        |             |     |             |  |      |        |        |             |             |             |    |
| Instruction Field ALU_INST == OP2_INST_LOG_IEEE, opcode 131 (0x83). |                                                                 |        |    |             |       |             |     |        |             |     |             |  |      |        |        |             |             |             |    |

# Scalar Logical Shift Left

 Instruction
 LSHL\_INT

 Description
 Scalar logical shift left. Zero is shifted into the vacated locations. src1 is interpreted as an unsigned integer. If src1 is > 31, the result is 0.

 dst = src0 << src1</td>

#### Microcode

| с | DC | D<br>R |    | DS.         | T_GPR |             | BS  | ALU    | עו_נ        | IST |             | <br>OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-------------|-----|-------------|----------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SR       | C0_9   | SEL    |             |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_LSHL\_INT, opcode 23 (0x17).

| Instruction | LSHR_INT                                                                                                                                                            |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Scalar logical shift right. Zero is shifted into the vacated locations. The five lsb of src1 are interpreted as an unsigned integer.<br>dst = src0 >> (src1 & 0x1F) |
| Microcode   |                                                                                                                                                                     |
|             |                                                                                                                                                                     |

## Scalar Logical Shift Right

| ( | С | DC | D<br>R |    | DS.         | T_GPR |             | BS  | ALU    | 1_1         | IST |             | C | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|---|----|--------|----|-------------|-------|-------------|-----|--------|-------------|-----|-------------|---|------|--------|--------|-------------|-------------|-------------|----|
| I | _ | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | S0C | S<br>0<br>R |   | SRO  | 20_9   | SEL    |             |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_LSHR\_INT, opcode 22 (0x16).

#### AMD HD 6900 SERIES TECHNOLOGY

## Floating-Point Maximum

| Instruction | MAX                                                                                                  |
|-------------|------------------------------------------------------------------------------------------------------|
| Description | <pre>Floating-point maximum. If (src0 &gt;= src1) {     dst = src0; } Else {     dst = src1; }</pre> |

#### Microcode

| с    | DC                                                              | D<br>R |       | DS.         | T_GPR |             | BS       | ALU               | л_I | IST |  |  | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|------|-----------------------------------------------------------------|--------|-------|-------------|-------|-------------|----------|-------------------|-----|-----|--|--|------|--------|--------|-------------|-------------|-------------|----|
| L    | PS                                                              |        | IM    | S<br>1<br>N | S1C   | S<br>1<br>R | SRO      | 1_SEL S SOC S O R |     |     |  |  | SRO  | C0_9   | SEL    | -           |             |             | +0 |
| For  | Format     ALU_WORD0 (page 9-23) and ALU_WORD1_OP2 (page 9-26). |        |       |             |       |             |          |                   |     |     |  |  |      |        |        |             |             |             |    |
| Inst | ruction                                                         | Fie    | eld A | LU_         | INST  | == OF       | 2_INST_M | x, opcode 3 (0x   | 3). |     |  |  |      |        |        |             |             |             |    |

# **Double-Precision Floating-Point Maximum**

| Instruction | MAX_64                                                                                                                                                                                                                                                                                                                                         |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | The instruction specifies which one of two data elements in a four-element vector is operated<br>on (the two dwords of a double precision floating point number), and the result can be stored<br>in the wz or yx elements of the destination GPR.<br>if (src0 > src1)<br>dst = src0;<br>else<br>dst = src1;<br>max( 0 + 0) = max(+0 - 0) = +0 |
|             | $\max(-0,+0) = \max(+0,-0) = +0$                                                                                                                                                                                                                                                                                                               |

Microcode

| с   | DC                                                          | D<br>R |    | DS.         | T_GPR |             | BS  | ALU                      | л_1 | IST |  | OMOD |      | U<br>P | U<br>E<br>M | 1 | S<br>0<br>A | +4 |
|-----|-------------------------------------------------------------|--------|----|-------------|-------|-------------|-----|--------------------------|-----|-----|--|------|------|--------|-------------|---|-------------|----|
| L   | PS                                                          |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | RC1_SEL S<br>N<br>N<br>R |     |     |  | SRO  | 20_9 | SEL    | -           |   |             | +0 |
| For | Format ALU_WORD0 (page 9-23) and ALU_WORD1_OP2 (page 9-26). |        |    |             |       |             |     |                          |     |     |  |      |      |        |             |   |             |    |

Instruction Field ALU\_INST == OP2\_INST\_MAX\_64, opcode 189 (0xBD).

# Floating-Point Maximum, DirectX 10

Instruction MAX\_DX10
Description Floating-point maximum. This instruction uses the DirectX 10 method of handling of NaNs.
If (src0 >= src1) {
 dst = src0;
 }
Else {
 dst = src1;
}

#### Microcode

| с | DC | D<br>R | DS          | T_GPR |             | BS  | ALU_INST |  |             |     |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|-------------|-------|-------------|-----|----------|--|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS | IM     | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL   |  | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | 20_    | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_MAX\_DX10, opcode 5 (0x5).

# Integer Maximum

| Instruction | MAX_INT                                                                                                                         |
|-------------|---------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Integer maximum, based on signed integer operands. If (src0 &gt;= src1) {     dst = src0; } Else {     dst = src1; }</pre> |

Microcode

| с   | DC                                                          | D<br>R |    | DS.         | T_GPR |             | BS  | -                                            |  |  |  |  | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-----|-------------------------------------------------------------|--------|----|-------------|-------|-------------|-----|----------------------------------------------|--|--|--|--|------|--------|--------|-------------|-------------|-------------|----|
| L   | PS                                                          |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | SRC1_SEL S S S S S S S S S S S S S S S S S S |  |  |  |  | SRO  | 20_    | SEL    | -           |             |             | +0 |
| For | Format ALU_WORD0 (page 9-23) and ALU_WORD1_OP2 (page 9-26). |        |    |             |       |             |     |                                              |  |  |  |  |      |        |        |             |             |             |    |

Instruction Field ALU\_INST == OP2\_INST\_MAX\_INT, opcode 54 (0x36).

# Unsigned Integer Maximum

| Instruction | MAX_UINT                                                                                                                          |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Integer maximum, based on unsigned integer operands. If (src0 &gt;= src1) {     dst = src0; } Else {     dst = src1; }</pre> |

### Microcode

| с | DC | D<br>R | DS.         | T_GPR |             | BS  |        |  |             |     | OMOD        | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |    |
|---|----|--------|-------------|-------|-------------|-----|--------|--|-------------|-----|-------------|--------|--------|-------------|-------------|-------------|----|----|
| L | PS | IM     | S<br>1<br>N | S1C   | S<br>1<br>R | SRO | C1_SEL |  | S<br>0<br>N | SOC | S<br>0<br>R | SRO    | 20_9   | SEL         | -           |             |    | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_MAX\_UINT, opcode 56 (0x38).

### Four-Channel Maximum

| Instruction | MAX4                                                                                                                                                                                                                                                                                                                                   |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Four-channel maximum. The result is replicated in all four vector channels. This reduction instruction must be executed on all four channels of a single vector. Reduction operations compute only one output, so the values in the output modifier (OMOD) and output clamp (CLAMP) fields must be the same for all four instructions. |
|             | Only the $PV.x$ register channel holds the result of this operation, and the processor selects this swizzle code in the bypass operation.                                                                                                                                                                                              |
|             | dst = max(srcA.W, srcA.Z, srcA,Y, srcA.X);                                                                                                                                                                                                                                                                                             |
| Microcode   |                                                                                                                                                                                                                                                                                                                                        |

| с   | DC  | D<br>R |    | DS.                                                  | T_GPR |             | BS  |        | ALU_IN      | IST |             | 0 | MOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-----|-----|--------|----|------------------------------------------------------|-------|-------------|-----|--------|-------------|-----|-------------|---|-----|--------|--------|-------------|-------------|-------------|----|
| L   | PS  |        | IM | S<br>1<br>N                                          | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R |   | SRC | :0_9   | SEL    |             |             |             | +0 |
| For | mat |        | P  | ALU_WORD0 (page 9-23) and ALU_WORD1_OP2 (page 9-26). |       |             |     |        |             |     |             |   |     |        |        |             |             |             |    |

Instruction Field ALU\_INST == OP2\_INST\_MAX4, opcode 193 (0xC1).

## Masked Count Bits Set 32 High

| Instruction | MBCNT_32HI_INT                                                                                                                                                                                                                                                                                                                    |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>ANDs the high 32 bits of the mask based on the thread position (0-63) in wavefront before performing BCNT. Masked_src0 = ((1 &lt; thread_position) -1) &gt;&gt; 32 &amp; src0 count = 0;    for (i = 0 to 31) {       count = count + Masked_src0[i]; } dst = count; See MBCNT_32LO_ACCUM_PREV_INT for intended usage.</pre> |

Microcode

| с   | DC  | D<br>R |    | DS.         | T_GPR |             | BS        | ALU           | л_1      | IST     |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-----|-----|--------|----|-------------|-------|-------------|-----------|---------------|----------|---------|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L   | PS  |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRO       | C1_SEL        | S 0<br>N | SOC     | S<br>0<br>R | SRO  | C0_9   | SEL    |             |             |             | +0 |
| For | mat |        | A  | TŪ          | WORDO | (page       | 9-23) and | ALU_WORD1_OP2 | (pa      | ige 9-2 | 6).         |      |        |        |             |             |             |    |

Instruction Field ALU\_INST == OP2\_INST\_MBCNT\_32HI\_INT, opcode 179 (0xB3).

### Masked Count Bits Set 32 Low

| Instruction | MBCNT_32LO_ACCUM_PREV_INT                                                                                                                                                                                                     |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | ANDs the low 32 bits of the mask based on thread position (0-63) in a wavefront before executing BCNT Adds this to the previous channel's MBCNT_32HI_INT result. This only works with MBCNT_32HI_INT in the previous channel. |
|             | Not legal if used in channel w. The previous channel z is channel w's BCNT_INT result. The previous channel y is channel z's BCNT_INT result. The previous channel x is channel y's BCNT_INT result.                          |
|             | Masked _src0 = (1 << thread_position) - 1 & src0;<br>count = 0;<br>for (i = 0 to 31) {                                                                                                                                        |
|             | <pre>count = count + Masked_src0[i]; }</pre>                                                                                                                                                                                  |
|             | dst = count + prev_slot_mbcnt_32hi_int_dst;                                                                                                                                                                                   |
|             | Intended usage for compaction:                                                                                                                                                                                                |
|             | SQ constant {w,z,y,x} = {active_mask_high, active_mask_low, active_mask_high,<br>active_mask_low}                                                                                                                             |
|             | w channel - bcnt_int<br>z channel - bcnt_accum_prev_int<br>y channel - mbcnt_32_hi_int<br>x channel - mbcnt_32lo_accum_prev_int                                                                                               |
|             | The z channel dst is the number of threads in a wave.                                                                                                                                                                         |
|             | The x channel dst is the position of this thread in the wave.                                                                                                                                                                 |

#### Microcode

| С | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  |        | ALU_I       | NS | эт  |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|--------|-------------|----|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | 5  | SOC | S<br>0<br>R | SR   | C0_:   | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_MBCNT\_32LO\_ACCUM\_PREV\_INT, opcode 183 (0xB7).

#### AMD HD 6900 SERIES TECHNOLOGY

## Floating-Point Minimum

| Instruction | MIN                                                                                                 |
|-------------|-----------------------------------------------------------------------------------------------------|
| Description | <pre>Floating-point minimum. If (src0 &lt; src1) {     dst = src0; } Else {     dst = src1; }</pre> |

### Microcode

| с | DC | D<br>R |   | DS <sup>-</sup> | T_GPR |             | BS  |        | ALU | л_Г         | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|---|-----------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS | II     | М | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | C0_    | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_MIN, opcode 4 (0x4).

# **Double-Precision Floating-Point Minimum**

| Instruction | MIN_64                                                                                                                                                                                                                                                                                                       |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | The instruction specifies which one of two data elements in a four-element vector is operated<br>on (the two dwords of a double precision floating point number), and the result can be stored<br>in the wz or yx elements of the destination GPR.<br>if (src0 < src1)<br>dst = src0;<br>else<br>dst = src1; |
|             | $\min(-0, +0) = \min(+0, -0) = -0$                                                                                                                                                                                                                                                                           |

Microcode

| с   | DC  | D<br>R |                                                      | DS <sup>-</sup> | T_GPR |             | BS  |        | ALU_II      | NST |             | OMOD |      | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-----|-----|--------|------------------------------------------------------|-----------------|-------|-------------|-----|--------|-------------|-----|-------------|------|------|--------|-------------|-------------|-------------|----|
| L   | PS  |        | IM                                                   | S<br>1<br>N     | S1C   | S<br>1<br>R | SRO | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | C0_9 | SEL    | -           |             |             | +0 |
| For | mat |        | ALU_WORD0 (page 9-23) and ALU_WORD1_OP2 (page 9-26). |                 |       |             |     |        |             |     |             |      |      |        |             |             |             |    |

Instruction Field ALU\_INST == OP2\_INST\_MIN\_64, opcode 188 (0xBC).

## Floating-Point Minimum, DirectX 10

| Instruction | MIN_DX10                                                                                                                                                             |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Floating-point minimum. This instruction uses the DirectX 10 method of handling of NaNs. If (src0 &lt; src1) {     dst = src0; } Else {     dst = src1; }</pre> |

### Microcode

| с | DC | D<br>R |    | DS.         | T_GPR |             | BS  |        | ALU | л_1         | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS | I      | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRO | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SR   | C0_:   | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_MIN\_DX10, opcode 6 (0x6).

# Signed Integer Minimum

| Instruction | MIN_INT                                                                                                                      |
|-------------|------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Integer minimum, based on signed integer operands. If (src0 &lt; src1) {     dst = src0; } Else {     dst = src1;</pre> |
|             | }                                                                                                                            |

Microcode

| с   | DC  | D<br>R |    | DS.         | T_GPR |             | BS        | ALU           | л_Г | IST         |     | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-----|-----|--------|----|-------------|-------|-------------|-----------|---------------|-----|-------------|-----|------|--------|--------|-------------|-------------|-------------|----|
| L   | PS  |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRO       | S 0<br>N      | SOC | S<br>0<br>R | SRO | 20_9 | SEL    | -      |             |             | +0          |    |
| For | mat |        | A  | LU_         | WORDO | (page       | 9-23) and | ALU_WORD1_OP2 | (pa | ige 9-2     | 6). |      |        |        |             |             |             |    |

Instruction Field ALU\_INST == OP2\_INST\_MIN\_INT, opcode 55 (0x37).

# **Unsigned Integer Minimum**

| Instruction | MIN_UINT                                                                                                                         |
|-------------|----------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Integer minimum, based on unsigned integer operands. If (src0 &lt; src1) {     dst = src0; } Else {     dst = src1; }</pre> |

### Microcode

| с | DC | D<br>R | DST_G          | BPR       | BS  |        | ALU_        | INS | эт  |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----------------|-----------|-----|--------|-------------|-----|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS | IM     | S<br>1 S1<br>N | IC 1<br>R | SRO | C1_SEL | S<br>C<br>N | )   | SOC | S<br>0<br>R | SRO  | 20_9   | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_MIN\_UINT, opcode 57 (0x39).

# Copy To GPR

| Instruction | MOV                                                                                                                                                                                                                                                                                 |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Copy a single operand from a GPR, constant, or previous result to a GPR.                                                                                                                                                                                                            |
|             | MOV can be used as an alternative to the NOP instruction. Unlike NOP, which does not preserve the current PV register value in the slot in which it executes, a MOV can be made to preserve the PV register values if the it is performed with a disabled write mask.<br>dst = src0 |

#### Microcode

| с | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  | ALU    | 11_U        | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|--------|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | C0_9   | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field  $ALU_INST = OP2_INST_MOV$ , opcode 25 (0x19).

### Copy Signed Integer To Integer in AR and GPR

```
Instruction MOVA_INT
Description Clamp the signed integer to the range [-256, +255], and copy the result to the address
register (AR) and to a GPR.
dst = Undefined;
dstI = src0;
If (dstI < -256) {
    dstI = 0x100; //-256
    }
If (dstI > 0xFF) {
    dstI = 0x100 //-256
    }
Export(dstI); // signed 9-bit integer
```

#### Microcode

| с   | DC  | D<br>R                                                    |    | DS <sup>-</sup> | T_GPR |             | BS  | ALU    | л_1      | IST |       | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-----|-----|-----------------------------------------------------------|----|-----------------|-------|-------------|-----|--------|----------|-----|-------|------|--------|--------|-------------|-------------|-------------|----|
| L   | PS  |                                                           | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRO | C1_SEL | S 0<br>N | SOC | S 0 R | SRO  | 20_    | SEL    | -           |             |             | +0 |
| For | mat | rmat ALU_WORD0 (page 9-23) and ALU_WORD1_0P2 (page 9-26). |    |                 |       |             |     |        |          |     |       |      |        |        |             |             |             |    |

Instruction Field  $ALU_INST == OP2_INST_MOVA_INT$ , opcode 204 (0xCC).

## Floating-Point Multiply

MUL

Instruction

Description Floating-point multiply. Zero times anything equals zero. dst = src0 \* src1;

### Microcode

| с | DC | D<br>R | DS          | T_GPR |             | BS  | ALU_INST OMOD W U |  |             |     |             |    | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |  |    |
|---|----|--------|-------------|-------|-------------|-----|-------------------|--|-------------|-----|-------------|----|-------------|-------------|-------------|----|--|----|
| L | PS | IM     | S<br>1<br>N | S1C   | S<br>1<br>R | SRO | C1_SEL            |  | S<br>0<br>N | SOC | S<br>0<br>R | SF | 2C0_        | SEL         | -           |    |  | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_MUL, opcode 1 (0x1).

### Floating-Point Multiply, 64-Bit

 Instruction
 MUL\_64

 Description
 Floating-point 64-bit multiply. Multiplies a double-precision value in src0.yx by a double 

precision value in src1.YX, and places the lower 64 bits of the result in dst.YX. dst = src0 \* src1;

#### Table 8.7 Result of MUL\_64 Instruction

|         |                 |                 |                 |                 |                 | src1            |                 |                 |                 |                 |                  |
|---------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------|
| src0    | -inf            | -F <sup>1</sup> | -1.0            | -denorm         | -0              | +0              | +denorm         | +1.0            | +F <sup>1</sup> | +inf            | NaN <sup>2</sup> |
| -inf    | +inf            | +inf            | +inf            | NaN64           | NaN64           | NaN64           | NaN64           | -inf            | -inf            | -inf            | src1<br>(NaN64)  |
| -F      | +inf            | +F              | -src0           | +0              | +0              | -0              | -0              | src0            | -F              | -inf            | src1<br>(NaN64)  |
| -1.0    | +inf            | -src1           | +1.0            | +0              | +0              | -0              | -0              | -1.0            | -src1           | -inf            | src1<br>(NaN64)  |
| -denorm | NaN64           | +0              | +0              | +0              | +0              | -0              | -0              | -0              | -0              | NaN64           | src1<br>(NaN64)  |
| -0      | NaN64           | +0              | +0              | +0              | +0              | -0              | -0              | -0              | -0              | NaN64           | src1<br>(NaN64)  |
| +0      | NaN64           | -0              | -0              | -0              | -0              | +0              | +0              | +0              | +0              | NaN64           | src1<br>(NaN64)  |
| +denorm | NaN64           | -0              | -0              | -0              | -0              | +0              | +0              | +0              | +0              | NaN64           | src1<br>(NaN64)  |
| +1.0    | -inf            | src1            | -1.0            | -0              | -0              | +0              | +0              | +1.0            | src1            | +inf            | src1<br>(NaN64)  |
| +F      | -inf            | -F              | -src0           | -0              | -0              | +0              | +0              | src0            | +F              | +inf            | src1<br>(NaN64)  |
| +inf    | -inf            | -inf            | -inf            | NaN64           | NaN64           | NaN64           | NaN64           | +inf            | +inf            | +inf            | src1<br>(NaN64)  |
| NaN     | src0<br>(NaN64)  |

1. F is a finite floating-point value.

2. NaN64 = 0xFFF800000000000. An NaN64 is a propagated NaN value from the input listed.

(A \* B) == (B \* A)

Coissue

The MUL\_64 instruction is a four-slot instruction. Therefore, a single MUL\_64 instruction can be issued in slots 0, 1, 2, and 3. Slot 4 can contain any other valid instruction.

Microcode

| с | DC | D<br>R |    | DS <sup>.</sup> | T_GPR |             | BS  | ALU_INST OMOD W U E 1<br>M P M A |             |     |             |  |    | S<br>0<br>A | +4  |  |  |  |    |
|---|----|--------|----|-----------------|-------|-------------|-----|----------------------------------|-------------|-----|-------------|--|----|-------------|-----|--|--|--|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRO | C1_SEL                           | S<br>0<br>N | SOC | S<br>0<br>R |  | SR | C0_:        | SEL |  |  |  | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_MUL\_64, opcode 27 (0x1B).

8-146

## Floating-Point Multiply, 64-Bit (Cont.)

| Example          | The following example coissues one ${\tt MUL}_{64}$ instruction in slots 0, 1, 2, and 3: Input data:                                                                                                                                     |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  | Input data 3.0 (0x40080000000000)<br>Input data 6.0 (0x40180000000000)                                                                                                                                                                   |
|                  | mov ra.h, l(0x40080000) //high dword (Input 1)<br>mov rb.l, l(0x00000000) //low dword                                                                                                                                                    |
|                  | mov rc.h, l(0x40180000) //high dword (Input 2)<br>mov rd.l, l(0x00000000) //low dword                                                                                                                                                    |
|                  | Issue instruction:                                                                                                                                                                                                                       |
|                  | MUL_64 re.x ra.h rc.h; //can be any vector element<br>MUL_64 rf.y ra.h rc.h; //can be any vector element<br>MUL_64 rg.z ra.h rc.h; //can be any vector element<br>MUL_64 rh.w rb.l rd.l; //can be any vector element                     |
|                  | Result:                                                                                                                                                                                                                                  |
|                  | $3.0 \times 6.0 = 18.0  (0x40320000000000)$                                                                                                                                                                                              |
|                  | re.x = 0x00000000(LSB of Input 1 and Input 2 mul64 result)rf.y = 0x40320000(MSB of Input 1 and Input 2 mul64 result)rg.z = 0x00000000(LSB of Input 1 and Input 2 mul64 result)rh.w = 0x40320000(MSB of Input 1 and Input 2 mul64 result) |
|                  | The hardware puts the result in two different slot pairs, as shown above.                                                                                                                                                                |
| Input Modifiers  | Input modifiers (Section 4.7.2 on page 9) can be applied to the source operands during the destination X channel (slot 0), Y channel (slot 1), or Z channel (slot 2). These slots contain the sign bits of the sources.                  |
| Output Modifiers | Output modifiers (Section 4.9.1 on page 20) can be applied to the destination during the destination X channel (slot 0) or Z channel (slot 2).                                                                                           |

## Floating-Point Multiply, IEEE

Instruction MUL IEEE

Description Floating-point multiply. Uses IEEE rules for zero times anything. dst = src0 \* src1;

### Microcode

| с | DC | D<br>R | DS          | T_GPR |             | BS  |        | ALU_I       | IST |             | ОМС | D M  | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|-------------|-------|-------------|-----|--------|-------------|-----|-------------|-----|------|--------|-------------|-------------|-------------|----|
| L | PS | IM     | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | S   | RC0_ | SEL    | _           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_MUL\_IEEE, opcode 2 (0x2).

## Dependent Multiply with IEEE Rules

| Instruction |        |        | M  | MUL_IEEE_PREV                                                                                                                                      |          |   |       |          |          |        |     |        |             |  |          |        |        |             |             |             |    |
|-------------|--------|--------|----|----------------------------------------------------------------------------------------------------------------------------------------------------|----------|---|-------|----------|----------|--------|-----|--------|-------------|--|----------|--------|--------|-------------|-------------|-------------|----|
| Description |        |        |    | Multiply src1 by previous channel's MUL result. The previous channel opcode must be MUL.                                                           |          |   |       |          |          |        |     |        |             |  |          |        |        |             |             |             |    |
|             |        |        | Т  | This instruction uses DX10 rules for 0*anything.                                                                                                   |          |   |       |          |          |        |     |        |             |  |          |        |        |             |             |             |    |
|             |        |        |    | The output modifier and clamping on the w/z channel is not applied in the MUL_PREV path to the dependent channel (y/x).                            |          |   |       |          |          |        |     |        |             |  |          |        |        |             |             |             |    |
|             |        |        | ι  | Use in w or z channels is not legal.                                                                                                               |          |   |       |          |          |        |     |        |             |  |          |        |        |             |             |             |    |
|             |        |        | Т  | The previous channel y is the w channel's MUL result.<br>The previous channel x is the z channel's MUL result.<br>Result = Arg2 * prev slot result |          |   |       |          |          |        |     |        |             |  |          |        |        |             |             |             |    |
|             |        |        | E  | Example: Dependent mul, result in y                                                                                                                |          |   |       |          |          |        |     |        |             |  |          |        |        |             |             |             |    |
|             |        |        |    |                                                                                                                                                    | w<br>mul |   | -     | Y<br>mul | _prev    | x<br>* |     |        |             |  |          |        |        |             |             |             |    |
|             |        |        |    | Example: 2 separate dependent muls, results in y and x                                                                                             |          |   |       |          |          |        |     |        |             |  |          |        |        |             |             |             |    |
|             |        |        |    |                                                                                                                                                    | w        |   | -     | Y _      |          | x      |     |        |             |  |          |        |        |             |             |             |    |
|             |        |        |    |                                                                                                                                                    | mul      | 1 | mul r | mul_     | _prev    | mu     | ⊥_ĭ | prev   |             |  |          |        |        |             |             |             |    |
| Mici        | rocode | ļ      |    |                                                                                                                                                    |          |   |       |          |          |        |     |        |             |  |          |        |        |             |             |             |    |
| с           | DC     | D<br>R |    | DST_GPR                                                                                                                                            |          |   | BS    | i        | ALU_     |        |     | U_INST |             |  | OMOD     | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
| L           | PS     |        | IM | M S S S S<br>1 S1C 1<br>N R                                                                                                                        |          |   |       | SRC      | SRC1_SEL |        |     | SOC    | S<br>0<br>R |  | SRC0_SEL |        |        |             |             | +0          |    |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_MUL\_IEEE\_PREV, opcode 210 (0xD2).

| Scalar | Multiply | Emulating | LIT | Operation |
|--------|----------|-----------|-----|-----------|
|--------|----------|-----------|-----|-----------|

| Instruction | MUL_LIT                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Description | Scalar multiply with result replicated in all four vector channels. It is used primarily when emulating a LIT operation. Zero times anything is zero.                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|             | <pre>A LIT operation takes an input vector containing information about shininess and normals i<br/>the light, and it computes the diffuse and specular light components using Blinn's lighting<br/>equation, which is implemented as follows.<br/>t1.y = max (src.x, 0)<br/>t1.x_w -= 1<br/>t1.z = log_clamp( src.y)<br/>t1.w = mul_lit( src.z, t1.z, src.x)<br/>t1.z = exp(t1.z)<br/>dst = t1</pre> |  |  |  |  |  |  |
|             | <pre>The pseudocode for the MUL_LIT instruction is:<br/>If ((src1 == -MAX_FLOAT)   <br/>(src1 == -INFINITY)   <br/>(src1 is NaN)   <br/>(src2 &lt;= 0.0f)   <br/>(src2 is NaN)) {<br/>dst = -MAX_FLOAT;<br/>}<br/>Else {<br/>dst = src0 * src1;<br/>}</pre>                                                                                                                                           |  |  |  |  |  |  |

#### Microcode

| с | DC | D<br>R | DST_GPR     |     |             | BS  | ALU    | ALU_INST    |     |             |    | w<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|-------------|-----|-------------|-----|--------|-------------|-----|-------------|----|--------|--------|-------------|-------------|-------------|----|
| L | PS | IM     | S<br>1<br>N | S1C | S<br>1<br>R | SRO | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SR | C0_    | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

Instruction Field ALU\_INST == OP3\_INST\_MUL\_LIT, opcode 31 (0x1F).

# **Dependent Multiply**

| MUL_PREV                                                                                                                                           |
|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Multiply src1 by previous channel's MJL result. The previous channel opcode must be MJL                                                            |
| The output modifier and clamping on the w/z channel is not applied in the $MUL\_PREV$ path to the dependent channel (y/x).                         |
| Use in w or z channels is not legal.                                                                                                               |
| The previous channel y is the w channel's MUL result.<br>The previous channel x is the z channel's MUL result.<br>Result = Arg2 * prev_slot_result |
| Example: Dependent mul, result in y<br>w z y x<br>mul * mul_prev *                                                                                 |
| Example: 2 separate dependent muls, results in y and x<br>w z y x<br>mul mul mul prev mul prev                                                     |
|                                                                                                                                                    |

| с   | DC  | D<br>R |                   | DS  | T_GPR |       | BS          |           |        |             |        |             |  |    | S<br>1<br>A | S<br>0<br>A | +4 |  |  |    |
|-----|-----|--------|-------------------|-----|-------|-------|-------------|-----------|--------|-------------|--------|-------------|--|----|-------------|-------------|----|--|--|----|
| L   | PS  | I      | IM S S S I<br>N R |     |       |       | SRC         | C1_SEL    |        | S<br>0<br>N | SOC    | S<br>0<br>R |  | SR | C0_         | SEL         |    |  |  | +0 |
| For | mat |        | A                 | LU_ | WORD0 | (page | e 9-23) and | ALU_WORD1 | _0P2 ( | ра          | ge 9-2 | 6).         |  |    |             |             |    |  |  |    |

 $\label{eq:linear_interm} \textit{Instruction Field} \quad \texttt{ALU_INST} \ == \ \texttt{OP2_INST_MUL_PREV}, \ \texttt{opcode 209} \ (\texttt{0xD1}).$ 

 Instruction
 MUL\_UINT24

 Description
 Src 0 and 1 treated as 24-bit unsigned integers. Bits [31:24] are ignored. The result represents the low-order 32 bits of the 48-bit multiply result, mul\_result[31:0].

 dst = src0[23:0] \* src1[23:0] // low order bits

Microcode

| С | DC | D<br>R |    | DS.         | T_GPR |             | BS  | BS ALU_INST OMOD W U E<br>M P M |             |     |             |  |    | S<br>1<br>A | S<br>0<br>A | +4 |  |  |    |
|---|----|--------|----|-------------|-------|-------------|-----|---------------------------------|-------------|-----|-------------|--|----|-------------|-------------|----|--|--|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL                          | S<br>0<br>N | SOC | S<br>0<br>R |  | SR | C0_:        | SEL         | -  |  |  | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_MUL\_UINT24, opcode 181 (0xB5).

# Floating-Point Multiply-Add

Instruction MULADD Floating-point multiply-add (MAD). Gives same results as ADD after MUL. dst = src0 \* src1 + src2; Description

### Microcode

| с | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  | ALU_INST | SN          | S2C | SR          | SRC2_SEL | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|----------|-------------|-----|-------------|----------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRO | C1_SEL   | S<br>0<br>N | SOC | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

Instruction Field ALU\_INST == OP3\_INST\_MULADD, opcode 20 (0x14).

#### AMD HD 6900 SERIES TECHNOLOGY

# Floating-Point Multiply-Add, Divide by 2 Instruction MULADD\_D2 Description Floating-point multiply-add (MAD), followed by divide by 2. dst = (src0 \* src1 + src2) \*.5;

#### Microcode

| с | DE | D<br>R |    | DS <sup>.</sup> | T_GPR |             | BS  | ALU_INST<br>( <b>11000</b> ) | S<br>2<br>N | S2E | S<br>2<br>R | SRC2_SEL | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|------------------------------|-------------|-----|-------------|----------|----|
| L | PS |        | IM | S<br>1<br>N     | S1E   | S<br>1<br>R | SRO | C1_SEL                       | S<br>0<br>N | S0E | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

Instruction Field ALU\_INST == OP3\_INST\_MULADD\_D2, opcode 23 (0x17).

## **IEEE Floating-Point Multiply-Add**

MULADD IEEE

Instruction Floating-point multiply-add (MAD). Uses IEEE rules for zero times anything. Gives same results as ADD after MUL\_IEEE. Uses IEEE rules for zero times anything. Description dst = src0 \* src1 + src2;

Microcode

| с | DE | D<br>R |    | DS          | T_GPR |             | BS  | ALU_INST<br>( <b>11000</b> ) | S<br>2<br>N | S2E | S<br>2<br>R | SRC2_SEL | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|------------------------------|-------------|-----|-------------|----------|----|
| L | PS |        | IM | S<br>1<br>N | S1E   | S<br>1<br>R | SRO | C1_SEL                       | S<br>0<br>N | S0E | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

Instruction Field ALU\_INST == OP3\_INST\_MULADD\_IEEE, opcode 24 (0x18).

# Dependent Multiply Add With IEEE Rules

| Instruction | MULADD_IEEE_PREV                                                                                                                                    |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Multiply src1 by src2, then add the result to the previous slot's result. Previous slot must produce must a single-precision floating-point result. |
|             | This version uses DX10 (IEEE) rules for 0*anything.                                                                                                 |
|             | Output modifier and clamping on w/z channel is NOT applied.                                                                                         |
|             | Do not use in w or z channels.                                                                                                                      |
|             | Channel y previous is w channel's result.                                                                                                           |
|             | Channel x previous is z channel's result.                                                                                                           |
|             | Result = (Arg1 * Arg2) + prev_slot_result                                                                                                           |
|             | Example 1: Dependent mul, result in y:                                                                                                              |
|             | w z y x                                                                                                                                             |
|             | mul * muladd_prev *                                                                                                                                 |
|             | Example 2: Two separate dependent operations, results in y and x:                                                                                   |
|             | w z y x                                                                                                                                             |
|             | mul sub muladd_prev muladd_prev                                                                                                                     |
|             |                                                                                                                                                     |

#### Microcode

| с | DC | D<br>R |   | DS          | T_GPR |             | BS  | ALU    | 171         | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|---|-------------|-------|-------------|-----|--------|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS | 11     | М | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SR   | C0_:   | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_MULADD\_IEEE\_PREV, opcode 213 (0xD5).

# Floating-Point Multiply-Add, Multiply by 2

| Instruction | MULADD_M2                                                     |
|-------------|---------------------------------------------------------------|
| Description | Floating-point multiply-add (MAD), followed by multiply by 2. |
|             | dst = (src0 * src1 + src2) * 2;                               |

#### Microcode

| с | DE | D<br>R |    | DS.         | T_GPR |             | BS  | ALU_INST<br>( <b>11000</b> ) | S<br>2<br>N | S2E | S<br>2<br>R | SRC2_SEL | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|------------------------------|-------------|-----|-------------|----------|----|
| L | PS |        | IM | S<br>1<br>N | S1E   | S<br>1<br>R | SRO | C1_SEL                       | S<br>0<br>N | S0E | S<br>0<br>R | SRC0_SEL | +0 |

| Format | ALU_WORD0 (page 9-23) and ALU_WORD1_OP3 (page 9-32). |
|--------|------------------------------------------------------|
|--------|------------------------------------------------------|

Instruction Field ALU\_INST == OP3\_INST\_MULADD\_M2, opcode 21 (0x15).

#### AMD HD 6900 SERIES TECHNOLOGY

| i louting i oi |                                                               |  |
|----------------|---------------------------------------------------------------|--|
| Instruction    | MULADD_M4                                                     |  |
| Description    | Floating-point multiply-add (MAD), followed by multiply by 4. |  |
|                | dst = (src0 * src1 + src2) * 4;                               |  |

## Floating-Point Multiply-Add, Multiply by 4

Microcode

| с | DE | D<br>R |    | DS.         | T_GPR |             | BS  | ALU_INST<br>( <b>11000</b> ) | S<br>2<br>N | S2E | S<br>2<br>R | SRC2_SEL | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|------------------------------|-------------|-----|-------------|----------|----|
| L | PS |        | IM | S<br>1<br>N | S1E   | S<br>1<br>R | SRO | C1_SEL                       | S<br>0<br>N | S0E | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

Instruction Field ALU\_INST == OP3\_INST\_MULADD\_M4, opcode 22 (0x16).

## **Dependent Multiply-Add**

| Instruction | MULADD_PREV                                                                                                                                                     |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | The IEEE version uses DX10 rules for 0*anything.                                                                                                                |
|             | Multiply src0 and src1, then add the result to previous channel's result. The previous channel opcode must result in a 32-bit, single-precision floating-point. |
|             | The output modifier and clamping on the w/z channel is not allowed (results are undefined).                                                                     |
|             | Use in w or z channels is not legal.                                                                                                                            |
|             | Previous channel y is the w channel's FP32 result.<br>Previous channel x is the z channel's FP32 result.<br>dst = (src0 * src1) + prev_slot_result              |
|             |                                                                                                                                                                 |

Microcode

| с | DC | D<br>R |    | DS <sup>.</sup> | T_GPR |             | BS  | ALU_INST |             |     |             |  | OMOD | W<br>M |     | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|----------|-------------|-----|-------------|--|------|--------|-----|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL   | S<br>0<br>N | SOC | S<br>0<br>R |  | SRO  | 20_    | SEL | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_MULADD\_PREV, opcode 212 (0xD4).

## 24-Bit Unsigned Integer Multiply-Add

Instruction MULADD\_UINT24
Description Src0 and src1 treated as 24-bit unsigned integers. Src2 is treated as a 32-bit signed or
unsigned integer. Bits [31:24] are ignored. The result represents the low-order 32 bits of the
multiply-add result.
dst = src0[23:0] \* src1[23:0] + src[31:0] // low order bits

Microcode

| С | DC | D<br>R | [ | DST         | _GPR |             | BS  | ALU_INST | SN          | S2C | SR          | SRC2_SEL | +4 |
|---|----|--------|---|-------------|------|-------------|-----|----------|-------------|-----|-------------|----------|----|
| L | PS | I      | М | S<br>1<br>N | S1C  | S<br>1<br>R | SRO | C1_SEL   | S<br>0<br>N | SOC | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

Instruction Field ALU INST == OP3 INST MULADD UINT24, opcode 16 (0x10).

| Instruction | MULHI_INT                                                                                                                                                                             |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Scalar multiplication. The arguments are interpreted as signed integers. The result represents the high-order 32 bits of the multiply result.<br>dst = src0 * src1 // high-order bits |

Microcode

| с | DC | D<br>R |    | DST_GPR BS ALU_INST OMOD W U S S<br>M P M A A |     |             |     |        |             |     |             | 0 | +4 |      |     |  |  |  |    |
|---|----|--------|----|-----------------------------------------------|-----|-------------|-----|--------|-------------|-----|-------------|---|----|------|-----|--|--|--|----|
| L | PS |        | IM | S<br>1<br>N                                   | S1C | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R |   | SR | C0_: | SEL |  |  |  | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_MULHI\_INT, opcode 144 (0x90).

| - J         |                                                                                                                                                                                         |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction | MULHI_UINT                                                                                                                                                                              |
| Description | Scalar multiplication. The arguments are interpreted as unsigned integers. The result represents the high-order 32 bits of the multiply result.<br>dst = src0 * src1 // high-order bits |

## Unsigned Scalar Multiply, High-Order 32 Bits

Microcode

| с | DC | D<br>R |    | DS.         | T_GPR |             | BS  |        |             |     |             |  |     |      | S<br>0<br>A | +4 |  |  |    |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-------------|-----|-------------|--|-----|------|-------------|----|--|--|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R |  | SRO | 20_9 | SEL         |    |  |  | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_MULHI\_UINT, opcode 146 (0x92).

### 24-Bit Unsigned Integer Multiply (High-Order)

 Instruction
 MULHI\_UINT24

 Description
 Src0 and src1 are treated as 24-bit unsigned integers. Bits [31:24] are ignored. The result represents the high-order 16 bits of the 48-bit multiply result, {16'b0, mul\_result[47:32]}.

 dst = src0[23:0] \* src1 [23:0] // high order bits

Microcode

| С | DC | D<br>R |    | DS <sup>-</sup> | T_GPR | BS ALU_INST OMOD W U E 1 |     |        |             |     |             |  | S<br>0<br>A | +4   |     |  |  |  |    |
|---|----|--------|----|-----------------|-------|--------------------------|-----|--------|-------------|-----|-------------|--|-------------|------|-----|--|--|--|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R              | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R |  | SR          | C0_: | SEL |  |  |  | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_MULHI\_UINT24, opcode 178 (0xB2).

| Instruction | MULLO_INT                                                                                                                                                                           |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Scalar multiplication. The arguments are interpreted as signed integers. The result represents the low-order 32 bits of the multiply result.<br>dst = src0 * src1 // low-order bits |
| Microcode   |                                                                                                                                                                                     |

| с | DC | D<br>R | DS          | T_GPR |             | BS  | ALU    | 1_L         | IST |             |          | S S<br>1 0<br>A A | +4 |
|---|----|--------|-------------|-------|-------------|-----|--------|-------------|-----|-------------|----------|-------------------|----|
| L | PS | IM     | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SRC0_SEL |                   | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field  $ALU_INST == OP2_INST_MULLO_INT$ , opcode 143 (0x8F).

# Unsigned Scalar Multiply, Low-Order 32-Bits

| Instruction | MULLO_UINT                                                                                                                                                                            |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Scalar multiplication. The arguments are interpreted as unsigned integers. The result represents the low-order 32 bits of the multiply result.<br>dst = src0 * src1 // low-order bits |

#### Microcode

| с | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  | ALU    | л_1      | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|--------|----------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL | S 0<br>N | SOC | S<br>0<br>R | SRO  | C0_:   | SEL    |             |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_MULLO\_UINT, opcode 145 (0x91).

# No Operation

| Instruction | NOP                                                                                                                                                                                                                                  |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | No operation. The instruction slot is not used. NOP instructions perform no writes to GPRs, and they invalidate the PV register value.                                                                                               |
|             | After all instructions in an instruction group are processed, any ALU. [X,Y,Z,W] operation that is unspecified implicitly executes a NOP instruction, thus invalidating the values in the corresponding channels of the PV register. |
|             | dst is undefined.                                                                                                                                                                                                                    |
|             | See the CF version of NOP on page 8-41.                                                                                                                                                                                              |

#### Microcode

| с | DC | D<br>R | DS          | T_GPR |             | BS  | AL     | 1_U         | IST |             | ΟΜΟΙ | м<br>м | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|-------------|-------|-------------|-----|--------|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS | IM     | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SF   | C0_8   | SEL    |             |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

 $\label{eq:linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_linst_$ 

## **Bit-Wise NOT**

Instruction

NOT\_INT

Description Logical bit-wise NOT. dst = ~src0

## Microcode

| С | DC | D<br>R | DS <sup>.</sup> | T_GPR |             | BS  |        | ALU | л_1         | IST |             | OMOD | W U<br>M P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|-----------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|------|------------|-------------|-------------|-------------|----|
| L | PS | IM     | S<br>1<br>N     | S1C   | S<br>1<br>R | SRO | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SR   | C0_SE      | L           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field  $ALU_INST == OP2_INST_NOT_INT$ , opcode 51 (0x33).

| Instruction | OFFSET   | _TO_FLT                                                                      |
|-------------|----------|------------------------------------------------------------------------------|
| Description | Four-bit | t signed integer to 32-bit float conversion for interpolation in the kernel. |
|             | src0     | dst                                                                          |
|             | 1000     | -0.5f                                                                        |
|             | 1001     | -0.4375f                                                                     |
|             | 1010     | -0.375f                                                                      |
|             | 1011     | -0.3125f                                                                     |
|             | 1100     | -0.25f                                                                       |
|             | 1101     | -0.1875f                                                                     |
|             | 1110     | -0.125f                                                                      |
|             | 1111     | -0.0625f                                                                     |
|             | 0000     | 0.0f                                                                         |
|             | 0001     | 0.0625f                                                                      |
|             | 0010     | 0.125f                                                                       |
|             | 0011     | 0.1875f                                                                      |
|             | 0100     | 0.25f                                                                        |
|             | 0101     | 0.3125f                                                                      |
|             | 0110     | 0.375f                                                                       |
|             | 0111     | 0.4375f                                                                      |

# Four-Bit Signed Integer to 32-Bit Float

### Microcode

| с | DC | D<br>R |   | DS <sup>-</sup> | T_GPR |             | BS  |        | ALU_ | _IN         | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|---|-----------------|-------|-------------|-----|--------|------|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS | I      | М | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL |      | S<br>0<br>N | SOC | S<br>0<br>R | SR   | 20_9   | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

# Logical Bit-Wise OR

| Instruction | OR_INT                                    |
|-------------|-------------------------------------------|
| Description | Logical bit-wise OR.<br>dst = src0   src1 |

Microcode

| с | DC | D<br>R | DS          | T_GPR |             | BS  |        | ALU | או_נ        | IST |             | OMOD W U U S S<br>M P M A A | +4 |
|---|----|--------|-------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|-----------------------------|----|
| L | PS | IM     | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SRC0_SEL                    | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_OR\_INT, opcode 49 (0x31).

## Predicate Counter Clear

Instruction PRED\_SET\_CLR
Description Predicate counter clear. Updates predicate register.
dst = +MAX\_FLOAT;
predicate\_result = skip;

Microcode

| С | DC | D<br>R |    | DS.         | T_GPR |             | BS  | AL     | 11_U        | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRO | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SR   | C0_:   | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_PRED\_SET\_CLR, opcode 38 (0x26).

## **Predicate Counter Invert**

```
Instruction PRED_SET_INV
Description Predicate counter invert. Updates predicate register.
If (src0 == 1.0f) {
    dst = 0.0f;
    predicate_result = execute;
}
Else {
    If (src0 == 0.0f) {
        dst = 1.0f;
    }
    Else {
        dst = src0;
    }
    predicate_result = skip;
}
```

Microcode

| с | DC | D<br>R |    | DS.         | T_GPR |             | BS  |        | ALU | л_1         | IST |             | ОМО | D W<br>M |     | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|-----|----------|-----|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRO | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SI  | RC0_     | SEL | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_PRED\_SET\_INV, opcode 36 (0x24).

## **Predicate Counter Pop**

| Instruction | PRED_SET_POP                                                                                                                                                                                                 |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Pop predicate counter. This updates the predicate register. If (src0 &lt;= src1) {     dst = 0.0f;     predicate_result = execute; } Else {     dst = src0 - src1;     predicate_result = skip; }</pre> |

#### Microcode

| с | DC | D<br>R | DS          | T_GPR |             | BS  |        | ALU | л_I         | IST |             | OMOD | W<br>M |    | US<br>E1<br>MA | S<br>0<br>A | +4 |
|---|----|--------|-------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|------|--------|----|----------------|-------------|----|
| L | PS | IM     | S<br>1<br>N | S1C   | S<br>1<br>R | SRO | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SR   | C0_S   | EL |                |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_PRED\_SET\_POP, opcode 37 (0x25).

## **Predicate Counter Restore**

| Instruction | PRED_SET_RESTORE                                                                                                                                                                              |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Predicate counter restore. Updates predicate register. If (src0 == 0.0f) {     dst = 0.0f;     predicate_result = execute; } Else {     dst = src0;     predicate_result = skip; }</pre> |

Microcode

| с | DC | D<br>R |    | DS.         | T_GPR |             | BS  |        | ALU | או_נ        | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRO | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | 20_9   | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_PRED\_SET\_RESTORE, opcode 39 (0x27).

# Floating-Point Predicate Set If Equal

| Instruction | PRED_SETE                                                                                                                                                                                             |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Floating-point predicate set if equal. Updates predicate register. If (src0 == src1) {    dst = 0.0f;    predicate_result = execute; } Else {    dst = 1.0f;    predicate_result = skip; }</pre> |

Microcode

| с   | DC  | D<br>R |    | DS <sup>.</sup> | T_GPR |             | BS        | ALU           | л_1   | IST     |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-----|-----|--------|----|-----------------|-------|-------------|-----------|---------------|-------|---------|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L   | PS  |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRO       | C1_SEL        | N 0 N | SOC     | S<br>0<br>R | SRO  | 20_9   | SEL    |             |             |             | +0 |
| For | mat |        | i  | ALU_            | WORDO | (page       | 9-23) and | ALU_WORD1_OP2 | (pa   | ige 9-2 | 6).         |      |        |        |             |             |             |    |

Instruction Field ALU\_INST == OP2\_INST\_PRED\_SETE, opcode 32 (0x20).

#### Floating-Point Predicate Set If Equal, 64-Bit

| In | struction            | PRE                 | D SETE 64                 |                               |                       |            |                                                                     |                          |                 |            |
|----|----------------------|---------------------|---------------------------|-------------------------------|-----------------------|------------|---------------------------------------------------------------------|--------------------------|-----------------|------------|
|    | escription           | Floa<br>doul<br>and | ting-point 6              | n floating-po<br>if src0==sro | int numbe             | ers in sro | odates the pre<br>20.YX and sr<br>; otherwise,                      | c1.YX, Or s              | rc0.WZ <b>a</b> | nd src1.WZ |
|    |                      | prec<br>instr       | licated instruction issue | uction execu<br>for if-elseif | ition. This operation | s addition | result (execu<br>al control allo<br>integer result<br>redicate coun | ows a comp<br>for nested | oiler to su     | pport one- |
|    | Table 8.8            | {<br>els(<br>{<br>} | dst = 0xF1<br>predicate   | ;<br>_result = 6              | skip;                 | ction      |                                                                     |                          |                 |            |
|    |                      |                     |                           |                               |                       | src1       |                                                                     |                          |                 |            |
|    | src0                 | -inf                | -F <sup>1</sup>           | -denorm <sup>2</sup>          | -0                    | +0         | +denorm <sup>2</sup>                                                | +F <sup>1</sup>          | +inf            | NaN        |
|    | -inf                 | TRUE                | FALSE                     | FALSE                         | FALSE                 | FALSE      | FALSE                                                               | FALSE                    | FALSE           | FALSE      |
|    | -F <sup>1</sup>      | FALSE               | TRUE or<br>FALSE          | FALSE                         | FALSE                 | FALSE      | FALSE                                                               | FALSE                    | FALSE           | FALSE      |
|    | -denorm <sup>2</sup> | FALSE               | FALSE                     | TRUE                          | TRUE                  | TRUE       | TRUE                                                                | FALSE                    | FALSE           | FALSE      |
|    | -0                   | FALSE               | FALSE                     | TRUE                          | TRUE                  | TRUE       | TRUE                                                                | FALSE                    | FALSE           | FALSE      |
|    | +0                   | FALSE               | FALSE                     | TRUE                          | TRUE                  | TRUE       | TRUE                                                                | FALSE                    | FALSE           | FALSE      |

 $+F^{1}$ FALSE FALSE FALSE FALSE FALSE FALSE +inf FALSE FALSE FALSE FALSE FALSE FALSE FALSE NaN FALSE FALSE FALSE FALSE FALSE

TRUE

1. F is a finite floating-point value.

FALSE

FALSE

2. Denorms are treated arithmetically and obey rules of appropriate zero.

Coissue

+denorm<sup>2</sup>

PRED\_SETE\_64 is a two-slot instruction. The following coissues are possible:

TRUE

TRUE

TRUE

- A single PRED\_SETE\_64 instruction in slots 0 and 1, and any valid instructions in slots 2, 3, and 4, except other predicate-set instructions.
- A single PRED\_SETE\_64 instruction in slots 2 and 3, and any valid instructions in slots 0, 1, and 4, except other predicate-set instructions.
- Two PRED\_SETE\_64 instructions in slots 0, 1, 2, and 3, and any valid instruction in slot 4, except other predicate-set instructions.

FALSE

FALSE

TRUE

FALSE

FALSE

TRUE or

FALSE

FALSE

FALSE

FALSE

FALSE

FALSE

FALSE

# Floating-Point Predicate Set If Equal, 64-Bit (Cont.)

Microcode

8-176

| C DC D R          | DST_GPR                                              | BS                                                                                                                                        | ALU              | 1_L         | IST     |             | OMOD            | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------|---------|-------------|-----------------|--------|--------|-------------|-------------|-------------|----|
| L PS IM           | S S<br>1 S1C 1<br>N R                                | SRO                                                                                                                                       | C1_SEL           | S<br>0<br>N | S0C     | S<br>0<br>R | SR              | C0_S   | SEL    |             |             |             | +0 |
| Format            | ALU_WORD0 (page                                      | 9-23) and                                                                                                                                 | ALU_WORD1_OP2    | (pa         | ige 9-2 | 26).        |                 |        |        |             |             |             |    |
| Instruction Field | ALU_INST == OP                                       | 2_INST_PF                                                                                                                                 | RED_SETE_64, op  | cod         | e 200   | (0x         | C8).            |        |        |             |             |             |    |
| Example           | The following exa<br>Input data:                     | mples issu                                                                                                                                | ue a single PRED | _SE         | TE_64   | inst        | truction in two | o slo  | ots.   |             |             |             |    |
|                   | Input data 6.0<br>Input data 3.0                     |                                                                                                                                           |                  |             |         |             |                 |        |        |             |             |             |    |
|                   |                                                      | ra.h, l(0x40180000) //high dword (Input 1)<br>rb.l, l(0x00000000) //low dword                                                             |                  |             |         |             |                 |        |        |             |             |             |    |
|                   |                                                      | 7 rc.h, l(0x40080000) //high dword (Input 2)<br>7 rd.l, l(0x00000000) //low dword                                                         |                  |             |         |             |                 |        |        |             |             |             |    |
|                   | Issue a single                                       | sue a single PRED_SETE_64 instruction in slots 3 and 2:                                                                                   |                  |             |         |             |                 |        |        |             |             |             |    |
|                   | PRED_SETE_64 re<br>PRED_SETE_64 rf                   |                                                                                                                                           |                  |             |         |             |                 |        |        |             |             |             |    |
|                   | Result:                                              |                                                                                                                                           |                  |             |         |             |                 |        |        |             |             |             |    |
|                   | PRED_SETE_64 (0<br>PRED_SETE_64 (6                   |                                                                                                                                           |                  |             |         |             |                 | exe    | cut    | e           |             |             |    |
|                   | re.x = $0x0$<br>rf.y = $0x0$                         |                                                                                                                                           |                  |             |         |             |                 |        |        |             |             |             |    |
|                   | predicate = exe                                      | ecute                                                                                                                                     |                  |             |         |             |                 |        |        |             |             |             |    |
|                   | Or, issue a sin                                      | ngle PRED                                                                                                                                 | _SETE_64 instr   | uct         | ion i   | n s         | lots 1 and      | 0:     |        |             |             |             |    |
|                   | PRED_SETE_64 re<br>PRED_SETE_64 rf                   |                                                                                                                                           |                  |             |         |             |                 |        |        |             |             |             |    |
|                   | Result:                                              |                                                                                                                                           |                  |             |         |             |                 |        |        |             |             |             |    |
|                   |                                                      | <pre>PRED_SETE_64 (0x400800000000000,0x401800000000000) = PRED_SETE_64 (3.0,6.0) =&gt; result = 0xFFFFFFFF, predicate_result = skip</pre> |                  |             |         |             |                 |        |        |             |             |             |    |
|                   | re.z = 0xFFFFFF<br>rf.w = 0xFFFFFF                   |                                                                                                                                           |                  |             |         |             |                 |        |        |             |             |             |    |
|                   | predicate = ski                                      | р                                                                                                                                         |                  |             |         |             |                 |        |        |             |             |             |    |
| Input Modifiers   | Input modifiers (S<br>destination X char<br>sources. |                                                                                                                                           |                  |             |         |             |                 |        |        |             |             |             |    |
| Output Modifiers  | The instruction do                                   | oes not tak                                                                                                                               | e output modifie | rs.         |         |             |                 |        |        |             |             |             |    |

## Integer Predicate Set If Equal

| Instruction | PRED_SETE_INT                                                                                                                                                                                           |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Integer predicate set if equal. Updates predicate register. If (src0 == src1) {     dst = 0.0f;     SetPredicateKillReg(Execute); } Else {     dst = 1.0f;     SetPredicateKillReg (Skip); }</pre> |

Microcode

| С | DC | D<br>R |    | DS.         | T_GPR |             | BS  |        | ALU | л_I         | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | 20_    | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_PRED\_SETE\_INT, opcode 66 (0x42).

# Floating-Point Predicate Counter Increment If Equal

| Instruction | PRED_SETE_PUSH                                                                                                                                                                                                                                               |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Floating-point predicate counter increment if equal. Updates predicate register. If ( (src1 == 0.0f) &amp;&amp; (src0 == 0.0f) ) {     dst = 0.0f;     predicate_result = execute; } Else {     dst = src0 + 1.0f;     predicate_result = skip; }</pre> |

Microcode

| с | DC | D<br>R |   | DS          | T_GPR |             | BS  | ALU_INST OMOD W U E |             |     |             |    | S<br>1<br>A | S<br>0<br>A | +4 |  |  |    |
|---|----|--------|---|-------------|-------|-------------|-----|---------------------|-------------|-----|-------------|----|-------------|-------------|----|--|--|----|
| L | PS | 11     | M | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL              | S<br>0<br>N | SOC | S<br>0<br>R | SI | RC0_        | SEL         | -  |  |  | +0 |

Format

ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_PRED\_SETE\_PUSH, opcode 40 (0x28).

| Integer Predicate | Counter | Increment If | Equal |
|-------------------|---------|--------------|-------|
|-------------------|---------|--------------|-------|

| Instruction | PRED_SETE_PUSH_INT                                                                                                                                                                                                                                   |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Integer predicate counter increment if equal. Updates predicate register. If ( (src1 == 0x0) &amp;&amp; (src0 == 0.0f) ) {     dst = 0.0f;     predicate_result = execute; } Else {     dst = src0 + 1.0f;     predicate_result = skip; }</pre> |

Microcode

| с | DC | D<br>R |   | DS          | T_GPR |             | BS  | ALU_INST OMOD W U E 1 |  |             |     |             |    |      | S<br>1<br>A | S<br>0<br>A | +4 |  |    |
|---|----|--------|---|-------------|-------|-------------|-----|-----------------------|--|-------------|-----|-------------|----|------|-------------|-------------|----|--|----|
| L | PS | I      | М | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL                |  | S<br>0<br>N | SOC | S<br>0<br>R | SR | C0_9 | SEL         |             |    |  | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_PRED\_SETE\_PUSH\_INT, opcode 74 (0x4A).

# Floating-Point Predicate Set If Greater Than Or Equal

| Instruction | PRED_SETGE                                                                                                                                                                                                                   |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Floating-point predicate set if greater than or equal. Updates predicate register. If (src0 &gt;= src1) {     dst = 0.0f;     predicate_result = execute; } Else {     dst = 1.0f;     predicate_result = skip; }</pre> |

Microcode

| с   | DC                                                          | D<br>R |    | DS.         | T_GPR |             | BS ALU_INST OMOD B |             |     |             |  |     |      | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |    |
|-----|-------------------------------------------------------------|--------|----|-------------|-------|-------------|--------------------|-------------|-----|-------------|--|-----|------|-------------|-------------|-------------|----|----|
| L   | PS                                                          |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRO                | S<br>0<br>N | SOC | S<br>0<br>R |  | SRO | C0_9 | SEL         |             |             |    | +0 |
| For | Format ALU_WORD0 (page 9-23) and ALU_WORD1_OP2 (page 9-26). |        |    |             |       |             |                    |             |     |             |  |     |      |             |             |             |    |    |

Instruction Field ALU\_INST == OP2\_INST\_PRED\_SETGE, opcode 34 (0x22).

| Instruction | PRED_SETGE_64                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Floating-point 64-bit predicate set if greater than or equal. Updates the predicate register.<br>Compares two double-precision floating-point numbers in src0.YX and src1.YX, or src0.WZ<br>and src1.WZ, and returns 0x0 if src0>=src1 or 0xFFFFFFF; otherwise, it returns the<br>unsigned integer result in dst.YX or dst.WZ.                                                                                                                                          |
|             | <pre>The instruction can also establish a predicate result (execute or skip) for subsequent predicated instruction execution. This additional control allows a compiler to support one- instruction issue for if/elseif operations or an integer result for nested flow-control by using single-precision operations to manipulate a predicate counter. if (src0&gt;=src1) {     result = 0x0;     predicate_result = execute; } else {     result = 0xFFFFFFF; }</pre> |
|             | <pre>predicate_result = skip; }</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                   |

| Table 8.9 | Result of PRED | SETGE | 64 Instruction |
|-----------|----------------|-------|----------------|
|           |                |       |                |

|                      |       |                  |                      |       | src1  |                      |                  |       |       |
|----------------------|-------|------------------|----------------------|-------|-------|----------------------|------------------|-------|-------|
| src0                 | -inf  | -F <sup>1</sup>  | -denorm <sup>2</sup> | -0    | +0    | +denorm <sup>2</sup> | +F <sup>1</sup>  | +inf  | NaN   |
| -inf                 | TRUE  | FALSE            | FALSE                | FALSE | FALSE | FALSE                | FALSE            | FALSE | FALSE |
| -F <sup>1</sup>      | TRUE  | TRUE or<br>FALSE | FALSE                | FALSE | FALSE | FALSE                | FALSE            | FALSE | FALSE |
| -denorm <sup>2</sup> | TRUE  | TRUE             | TRUE                 | TRUE  | TRUE  | TRUE                 | FALSE            | FALSE | FALSE |
| -0                   | TRUE  | TRUE             | TRUE                 | TRUE  | TRUE  | TRUE                 | FALSE            | FALSE | FALSE |
| +0                   | TRUE  | TRUE             | TRUE                 | TRUE  | TRUE  | TRUE                 | FALSE            | FALSE | FALSE |
| +denorm <sup>2</sup> | TRUE  | TRUE             | TRUE                 | TRUE  | TRUE  | TRUE                 | FALSE            | FALSE | FALSE |
| +F <sup>1</sup>      | TRUE  | TRUE             | TRUE                 | TRUE  | TRUE  | TRUE                 | TRUE or<br>FALSE | FALSE | FALSE |
| +inf                 | TRUE  | TRUE             | TRUE                 | TRUE  | TRUE  | TRUE                 | TRUE             | TRUE  | FALSE |
| NaN                  | FALSE | FALSE            | FALSE                | FALSE | FALSE | FALSE                | FALSE            | FALSE | FALSE |

1. F is a finite floating-point value.

2. Denorms are treated arithmetically and obey rules of appropriate zero.

Coissue

PRED\_SETGE\_64 is a two-slot instruction. The following coissues are possible:

- A single PRED\_SETGE\_64 instruction in slots 0 and 1, and any valid instructions in slots 2, 3, and 4, except other predicate-set instructions.
- A single PRED\_SETGE\_64 instruction in slots 2 and 3, and any valid instructions in slots 0, 1, and 4, except other predicate-set instructions.
- Two PRED\_SETGE\_64 instructions in slots 0, 1, 2, and 3, and any valid instruction in slot 4, except other predicate-set instructions.

#### AMD HD 6900 SERIES TECHNOLOGY

## Floating-Point Predicate Set If Greater Than Or Equal, 64-Bit (Cont.)

Microcode

| с                                                                        | DC   | D<br>R |    | DS          | T_GPR                                                                                                   |      | BS         | ALU                              | 11_L | NST    |     |          | OMOD   | W<br>M | U<br>P | ,   E |  | S<br>0<br>A | +4 |
|--------------------------------------------------------------------------|------|--------|----|-------------|---------------------------------------------------------------------------------------------------------|------|------------|----------------------------------|------|--------|-----|----------|--------|--------|--------|-------|--|-------------|----|
| L                                                                        | PS   |        | IM | S<br>1<br>N | 1 S1C 1 SRC1_SEL 0 S0C 0                                                                                |      |            |                                  |      |        |     | SRC0_SEL |        |        |        |       |  | +0          |    |
| For                                                                      | mat  |        |    | ALU_        | ALU_WORD0 (page 9-23) and ALU_WORD1_OP2 (page 9-26).                                                    |      |            |                                  |      |        |     |          |        |        |        |       |  |             |    |
| Instruction Field ALU_INST == OP2_INST_PRED_SETGE_64, opcode 201 (0xC9). |      |        |    |             |                                                                                                         |      |            |                                  |      |        |     |          |        |        |        |       |  |             |    |
| Exa                                                                      | mple |        |    |             | The following examples issue a single <pre>PRED_SETGE_64</pre> instruction in two slots:<br>Input data: |      |            |                                  |      |        |     |          |        |        |        |       |  |             |    |
|                                                                          |      |        |    |             |                                                                                                         |      |            | 000000000 (6.0<br>000000000 (3.0 |      |        |     |          |        |        |        |       |  |             |    |
|                                                                          |      |        |    |             |                                                                                                         |      |            | //high dword<br>//low dword      | (Ir  | iput 1 | )   |          |        |        |        |       |  |             |    |
|                                                                          |      |        |    |             |                                                                                                         |      |            | //high dword<br>//low dword      | (Ir  | iput 2 | )   |          |        |        |        |       |  |             |    |
|                                                                          |      |        |    | Issı        | ue a s                                                                                                  | ingl | e PRED_SET | GE_64 instruct                   | ior  | ı in s | lot | s 3 ar   | nd 2:  |        |        |       |  |             |    |
|                                                                          |      |        |    |             |                                                                                                         |      |            | ra.h //can be<br>rb.l //can be   |      |        |     |          |        |        |        |       |  |             |    |
|                                                                          |      |        |    | Resi        | ult:                                                                                                    |      |            |                                  |      |        |     |          |        |        |        |       |  |             |    |
|                                                                          |      |        |    |             |                                                                                                         |      |            | 00000000,0x401<br>> result = 0x0 |      |        |     |          | lt = e | xec    | ut     | e     |  |             |    |
|                                                                          |      |        |    |             | x = 0x<br>y = 0x                                                                                        | -    |            |                                  |      |        |     |          |        |        |        |       |  |             |    |
|                                                                          |      |        |    | prec        | licate                                                                                                  | = e: | xecute     |                                  |      |        |     |          |        |        |        |       |  |             |    |

#### Floating-Point Predicate Set If Greater Than Or Equal, 64-Bit (Cont.)

Or, issue a single PRED SETGE 64 instruction in slots 3 and 2. PRED SETGE 64 re.x ra.h rc.h //can be any vector element PRED\_SETGE\_64 rf.y rb.l rd.l //can be any vector element Result: pred setge64(0x40180000000000,0x4008000000000) = pred setge64(6.0,3.0) => result = 0x0, predicate result = execute re.x = 0x0rf.y = 0x0predicate = execute Or, issue a single PRED\_SETGE\_64 instruction in slots 1 and 0: PRED\_SETGE\_64 re.z rc.h ra.h //can be any vector element PRED\_SETGE\_64 rf.w rd.l rb.l //can be any vector element Result: pred setge64(0x40080000000000,0x40180000000000) = pred setge64(3.0,6.0) => result = 0xFFFFFFF, predicate result = skip rf.w = 0xFFFFFFFF predicate = skip Input Modifiers Input modifiers (Section 4.7.2 on page 9) can be applied to the source operands during the destination X channel (slot 0) and Z channel (slot 2). These slots contain the sign bits of the sources.

Output Modifiers The instruction does not take output modifiers.

# Integer Predicate Set If Greater Than Or Equal

| Instruction | PRED_SETGE_INT                                                                                                                                                                                            |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Integer predicate set if greater than or equal. Updates predicate register. If (src0 &gt;= src1) {     dst = 0.0f;     SetPredicateKillReg (Execute); } Else {     dst = 1.0f;     dst = 1.0f;</pre> |
|             | <pre>SetPredicateKillReg (Skip); }</pre>                                                                                                                                                                  |

Microcode

| с | DC | D<br>R | DS          | T_GPR |             | BS  |        | ALU | л_Г         | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|-------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS | IM     | S<br>1<br>N | S1C   | S<br>1<br>R | SRO | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SR   | C0_:   | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_PRED\_SETGE\_INT, opcode 68 (0x44).

| Instruction | PRED_SETGE_PUSH                                                                                                                                                                                                                                                  |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Predicate counter increment if greater than or equal. Updates predicate register. If ( (src1 &gt;= 0.0f) &amp;&amp; (src0 == 0.0f) ) {     dst = 0.0f;     predicate_result = execute; } Else {     dst = src0 + 1.0f;     predicate_result = skip; }</pre> |

Microcode

| с | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  |        | ALU | л_п         | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | 20_9   | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_PRED\_SETGE\_PUSH, opcode 42 (0x2A).

# Integer Predicate Counter Increment If Greater Than Or Equal

| Instruction | PRED_SETGE_PUSH_INT                                                                                                                                                                                                                                                     |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Integer predicate counter increment if greater than or equal. Updates predicate register. If ( (src1 &gt;= 0x0) &amp;&amp; (src0 == 0.0f) ) {     dst = 0.0f;     predicate_result = execute; } Else {     dst = src0 + 1.0f;     predicate_result = skip; }</pre> |

Microcode

| С | DC | D<br>R | DS          | T_GPR |             | BS  | AL     | .U_II       | IST |             | OMOD W U U S S<br>M P M A A +4 |
|---|----|--------|-------------|-------|-------------|-----|--------|-------------|-----|-------------|--------------------------------|
| L | PS | IM     | S<br>1<br>N | S1C   | S<br>1<br>R | SRO | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SRC0_SEL +0                    |

Format

ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_PRED\_SETGE\_PUSH\_INT, opcode 76 (0x4C).

# Unsigned Integer Predicate Set If Greater Than Or Equal

| Instruction | PRED_SETGE_UINT                                                                                                                                                                                                                      |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Unsigned integer predicate set if greater than or equal. Updates predicate register. If (src0 &gt;= src1) {     dst = 0.0f;     SetPredicateKillReg (Execute); } Else {     dst = 1.0f;     SetPredicateKillReg (Skip); }</pre> |

Microcode

| С | DC | D<br>R |    | DS.         | T_GPR |             | BS  |        | ALU | л_I         | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | 20_9   | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_PRED\_SETGE\_UINT, opcode 31 (0x1F).

#### AMD HD 6900 SERIES TECHNOLOGY

# Floating-Point Predicate Set If Greater Than

| Instruction | PRED_SETGT                                                                                                                                                                                                         |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Floating-point predicate set if greater than. Updates predicate register. If (src0 &gt; src1) {     dst = 0.0f;     predicate_result = execute; } Else {     dst = 1.0f;     predicate_result = skip; }</pre> |
|             | J                                                                                                                                                                                                                  |

Microcode

| с | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  |        | ALU | л_I         | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SR   | 20_    | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field  $ALU_INST == OP2_INST_PRED_SETGT$ , opcode 33 (0x21).

#### Floating-Point Predicate Set If Greater Than, 64-Bit

| Instruction | PRED_SETGT_64                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Floating-point 64-bit predicate set if greater than. Updates the predicate register. Compares two double-precision floating-point numbers in src0.YX and src1.YX, or src0.WZ and src1.WZ, and returns 0x0 if src0>src1 or 0xFFFFFFF; otherwise, it returns the unsigned integer result in dst.YX or dst.WZ.                                                                                                                                          |
|             | The instruction can also optionally establish a predicate result (execute or skip) for<br>subsequent predicated instruction execution. This additional control allows a compiler to<br>support one-instruction issue for if/elseif operations, or an integer result for nested flow-<br>control, by using single-precision operations to manipulate a predicate counter.<br>if (src0>src1)<br>{<br>result = 0x0;<br>predicate_result = execute;<br>} |
|             | élse                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|             | <pre>{     result = 0xFFFFFFF;     predicate_result = skip; }</pre>                                                                                                                                                                                                                                                                                                                                                                                  |

## Table 8.10 Result of PRED\_SETGT\_64 Instruction

|                      |       |                  |                      |       | src1  |                      |                  |       |       |
|----------------------|-------|------------------|----------------------|-------|-------|----------------------|------------------|-------|-------|
| src0                 | -inf  | -F <sup>1</sup>  | -denorm <sup>2</sup> | -0    | +0    | +denorm <sup>2</sup> | +F <sup>1</sup>  | +inf  | NaN   |
| -inf                 | FALSE | FALSE            | FALSE                | FALSE | FALSE | FALSE                | FALSE            | FALSE | FALSE |
| -F <sup>1</sup>      | TRUE  | TRUE or<br>FALSE | FALSE                | FALSE | FALSE | FALSE                | FALSE            | FALSE | FALSE |
| -denorm <sup>2</sup> | TRUE  | TRUE             | FALSE                | FALSE | FALSE | FALSE                | FALSE            | FALSE | FALSE |
| -0                   | TRUE  | TRUE             | FALSE                | FALSE | FALSE | FALSE                | FALSE            | FALSE | FALSE |
| +0                   | TRUE  | TRUE             | FALSE                | FALSE | FALSE | FALSE                | FALSE            | FALSE | FALSE |
| +denorm <sup>2</sup> | TRUE  | TRUE             | FALSE                | FALSE | FALSE | FALSE                | FALSE            | FALSE | FALSE |
| +F <sup>1</sup>      | TRUE  | TRUE             | TRUE                 | TRUE  | TRUE  | TRUE                 | TRUE or<br>FALSE | FALSE | FALSE |
| +inf                 | TRUE  | TRUE             | TRUE                 | TRUE  | TRUE  | TRUE                 | TRUE             | FALSE | FALSE |
| NaN                  | FALSE | FALSE            | FALSE                | FALSE | FALSE | FALSE                | FALSE            | FALSE | FALSE |

1. F is a finite floating-point value.

2. Denorms are treated arithmetically and obey rules of appropriate zero.

Coissue

PRED\_SETGT\_64 is a two-slot instruction. The following coissues are possible:

- A single PRED\_SETGT\_64 instruction in slots 0 and 1, and any valid instructions in slots 2, 3, and 4, except other predicate-set instructions.
- A single PRED\_SETGT\_64 instruction in slots 2 and 3, and any valid instructions in slots 0, 1, and 4, except other predicate-set instructions.
- Two PRED\_SETGT\_64 instructions in slots 0, 1, 2, and 3, and any valid instruction in slot 4, except other predicate-set instructions.

# Floating-Point Predicate Set If Greater Than, 64-Bit (Cont.)

Microcode

| с    | DC             | D<br>R  | DST_GPR                                                                                                                                                                                                                           | BS                                                                                                                                                                                     | ALU              | 11_L        | NST |             | OMOD W U U S S<br>M P M A A +4                                          |  |  |  |  |
|------|----------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------|-----|-------------|-------------------------------------------------------------------------|--|--|--|--|
| L    | PS             | IM      | S<br>1 S1C 1<br>N R                                                                                                                                                                                                               | SR                                                                                                                                                                                     | C1_SEL           | S<br>0<br>N | SOC | S<br>0<br>R | SRC0_SEL +0                                                             |  |  |  |  |
| Fori | mat<br>ruction | Field   | ALU_WORDO (page                                                                                                                                                                                                                   |                                                                                                                                                                                        |                  |             | -   | -           | v(7)                                                                    |  |  |  |  |
|      | mple           | , neiù  | ALU_INST == OP2_INST_PRED_SETGT_64, opcode 199 (0xC7).<br>The following examples issue a single PRED_SETGT_64 instruction in two slots:<br>Input data:<br>Input data 6.0 (0x401800000000000)<br>Input data 3.0 (0x40080000000000) |                                                                                                                                                                                        |                  |             |     |             |                                                                         |  |  |  |  |
|      |                |         |                                                                                                                                                                                                                                   | nov ra.h, l(0x40180000) //high dword (Input 1)<br>nov rb.l, l(0x00000000) //low dword                                                                                                  |                  |             |     |             |                                                                         |  |  |  |  |
|      |                |         | mov rc.h, l(0x40080000) //high dword (Input 2)<br>mov rd.l, l(0x00000000) // low dword                                                                                                                                            |                                                                                                                                                                                        |                  |             |     |             |                                                                         |  |  |  |  |
|      |                |         | <pre>Issue a single PRED_SETGT_64 instruction in slots 3 and 2:<br/>PRED_SETGT_64 re.x ra.h rc.h //can be any vector element<br/>PRED_SETGT_64 rf.y rb.l rd.l //can be any vector element</pre>                                   |                                                                                                                                                                                        |                  |             |     |             |                                                                         |  |  |  |  |
|      |                |         | <b>Result</b> :<br>pred_setgt64(0x<br>pred_setgt64(6.                                                                                                                                                                             |                                                                                                                                                                                        |                  |             |     |             | 00) =<br>_result = execute                                              |  |  |  |  |
|      |                |         | re.x = 0x0<br>rf.y = 0x0                                                                                                                                                                                                          |                                                                                                                                                                                        |                  |             |     |             |                                                                         |  |  |  |  |
|      |                |         | predicate = exe                                                                                                                                                                                                                   |                                                                                                                                                                                        |                  |             |     |             |                                                                         |  |  |  |  |
|      |                |         | PRED_SETGT_64 r                                                                                                                                                                                                                   | Or, issue a single PRED_SETGT_64 instruction in slots 1 and 0:<br>PRED_SETGT_64 re.z rc.h ra.h //can be any vector element<br>PRED_SETGT_64 rf.w rd.l rb.l //can be any vector element |                  |             |     |             |                                                                         |  |  |  |  |
|      |                |         | <b>Result:</b><br>pred_setgt64(0x40080000000000,0x40180000000000) =<br>pred_setgt64(3.0,6.0) => result = 0xFFFFFFF, predicate_result = skip                                                                                       |                                                                                                                                                                                        |                  |             |     |             |                                                                         |  |  |  |  |
|      |                |         |                                                                                                                                                                                                                                   | re.z = 0xFFFFFFF<br>rf.w = 0xFFFFFFF                                                                                                                                                   |                  |             |     |             |                                                                         |  |  |  |  |
|      |                |         | predicate = ski                                                                                                                                                                                                                   | p                                                                                                                                                                                      |                  |             |     |             |                                                                         |  |  |  |  |
| Inpu | ıt Mod         | ifiers  |                                                                                                                                                                                                                                   |                                                                                                                                                                                        |                  |             |     |             | to the source operands during the se slots contain the sign bits of the |  |  |  |  |
| Out  | nut Ma         | difiere | The instruction de                                                                                                                                                                                                                | non not tal                                                                                                                                                                            | o output modifio | <b>r</b> 0  |     |             |                                                                         |  |  |  |  |

Output Modifiers The instruction does not take output modifiers.

# Integer Predicate Set If Greater Than

| Instruction | PRED_SETGT_INT                                                                                                                                                                  |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Integer predicate set if greater than. Updates predicate register. If (src0 &gt; src1) {     dst = 0.0f;     SetPredicateKillReg (Execute); } Else {     dst = 1.0f;</pre> |
|             | <pre>SetPredicateKillReg (Skip); }</pre>                                                                                                                                        |

Microcode

| С | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  | ALU_INST C |  |             |     | OMOD        | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |  |    |
|---|----|--------|----|-----------------|-------|-------------|-----|------------|--|-------------|-----|-------------|--------|--------|-------------|-------------|-------------|----|--|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL     |  | S<br>0<br>N | SOC | S<br>0<br>R |        | SRO    | 20_         | SEL         | -           |    |  | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_PRED\_SETGT\_INT, opcode 67 (0x43).

# Predicate Counter Increment If Greater Than

| Instruction | PRED_SETGT_PUSH                                                                                                                                                                                                                                          |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Predicate counter increment if greater than. Updates predicate register. If ( (src1 &gt; 0.0f) &amp;&amp; (src0 == 0.0f) ) {     dst = 0.0f;     predicate_result = execute; } Else {     dst = src0.W + 1.0f;     predicate_result = skip; }</pre> |

Microcode

| с | DC | D<br>R | DS          | T_GPR |             | BS  | ŀ      | ALU_IN      | IST |             | омор М | Р   | US<br>E1<br>MA | S<br>0<br>A | +4 |
|---|----|--------|-------------|-------|-------------|-----|--------|-------------|-----|-------------|--------|-----|----------------|-------------|----|
| L | PS | IM     | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SRC0_  | SEL |                |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_PRED\_SETGT\_PUSH, opcode 41 (0x29).

| Integer Predicate Counter | Increment If | Greater Than |
|---------------------------|--------------|--------------|
|---------------------------|--------------|--------------|

| Instruction | PRED_SETGT_PUSH_INT                                                                                                                                                                                                                                           |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Integer predicate counter increment if greater than. Updates predicate register. If ( (src1 &gt; 0x0) &amp;&amp; (src0 == 0.0f) ) {     dst = 0.0f;     predicate_result = execute; } Else {     dst = src0 + 1.0f;     predicate_result = skip; }</pre> |

Microcode

| С | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  |        |  |             |     |             |  |     | S<br>0<br>A | +4  |   |  |  |    |
|---|----|--------|----|-----------------|-------|-------------|-----|--------|--|-------------|-----|-------------|--|-----|-------------|-----|---|--|--|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL |  | S<br>0<br>N | SOC | S<br>0<br>R |  | SRO | 20_9        | SEL | - |  |  | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_PRED\_SETGT\_PUSH\_INT, opcode 75 (0x4B).

# Unsigned Integer Predicate Set If Greater Than

| Instruction | PRED_SETGT_UINT                                                                                                                                                                          |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Unsigned integer predicate set if greater than. Updates predicate register. If (src0 &gt; src1) {     dst = 0.0f;     SetPredicateKillReg (Execute); } Else {     dst = 1.0f;</pre> |
|             | SetPredicateKillReg (Skip);<br>}                                                                                                                                                         |

Microcode

| с | DC | D<br>R |    | DS          | T_GPR |             | BS  | ALU_INST OMOD W U S E 1 A |             |     |             |  |     |      | S<br>0<br>A | +4 |  |  |    |
|---|----|--------|----|-------------|-------|-------------|-----|---------------------------|-------------|-----|-------------|--|-----|------|-------------|----|--|--|----|
| L | PS | I      | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL                    | S<br>0<br>N | SOC | S<br>0<br>R |  | SRC | 20_9 | SEL         | -  |  |  | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_PRED\_SETGT\_UINT, opcode 30 (0x1E).

| Predicate Counter | Increment If | Less Than | Or Equal |
|-------------------|--------------|-----------|----------|
|-------------------|--------------|-----------|----------|

| Instruction | PRED_SETLE_PUSH_INT                                                                                                                                                                                                                                          |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Predicate counter increment if less than or equal. Updates predicate register. If ( (src1 &lt;= 0x0) &amp;&amp; (src0 == 0.0f) ) {     dst = 0.0f;     predicate_result = execute; } Else {     dst = src0 + 1.0f;     predicate_result = skip; }</pre> |

Microcode

| С | DC | D<br>R |    | DS          | T_GPR |             | BS  |        |  |             |     |             |  |     | S<br>0<br>A | +4  |   |  |  |    |
|---|----|--------|----|-------------|-------|-------------|-----|--------|--|-------------|-----|-------------|--|-----|-------------|-----|---|--|--|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL |  | S<br>0<br>N | SOC | S<br>0<br>R |  | SRO | 20_9        | SEL | - |  |  | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_PRED\_SETLE\_PUSH\_INT, opcode 79 (0x4F).

## Predicate Counter Increment If Less Than

| <pre>Predicate counter increment if less than. Updates predicate register. If ( (src1 &lt; 0x0) &amp;&amp; (src0 == 0.0f) ) {     dst = 0.0f;     predicate_result = execute; } Else {     dst = src0 + 1.0f;     predicate_result = skip; }</pre> |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                    |

Microcode

| С | DC | D<br>R |    | DS.         | T_GPR |             | BS  | ALU_INST OMOD W U S<br>M P M A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |    |
|---|----|--------|----|-------------|-------|-------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | SRC1_SEL SRC |  |  |  |  |  | +0 |

Format

ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_PRED\_SETLT\_PUSH\_INT, opcode 78 (0x4E).

# Floating-Point Predicate Set If Not Equal

| Instruction | PRED_SETNE                                                                                                                                                                                                    |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Floating-point predicate set if not equal. Updates predicate register. If (src0 != src1) {     dst = 0.0f;     predicate_result = execute; } Else {     dst = 1.0f;     predicate_result = skip; }</pre> |

Microcode

| С | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  | BS ALU_INST |  |             |     |             |  |     | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|-------------|--|-------------|-----|-------------|--|-----|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL      |  | S<br>0<br>N | SOC | S<br>0<br>R |  | SRO | 20_9   | SEL    |             |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_PRED\_SETNE, opcode 35 (0x23).

# Scalar Predicate Set If Not Equal

| Instruction | PRED_SETNE_INT                                                                                                                                                                                              |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Scalar predicate set if not equal. Updates predicate register. If (src0 != src1) {     dst = 0.0f;     SetPredicateKillReg (Execute); } Else {     dst = 1.0f;     SetPredicateKillReg (Skip); }</pre> |
|             |                                                                                                                                                                                                             |

Microcode

| с | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  |        | ALU_INST |             |     |             |  |     | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|--------|----------|-------------|-----|-------------|--|-----|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL |          | S<br>0<br>N | SOC | S<br>0<br>R |  | SRO | 20_    | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_PRED\_SETNE\_INT, opcode 69 (0x45).

| Predicate Counter Increment If | νοτ | Equai |
|--------------------------------|-----|-------|
|--------------------------------|-----|-------|

| Instruction | PRED_SETNE_PUSH                                                                                                                                                                                                                                |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Predicate counter increment if not equal. Updates predicate register. If ( (src1 != 0.0f) &amp;&amp; (src0 == 0.0f) ) {     dst = 0.0f;     predicate_result = execute; } Else {     dst = src0 + 1.0f;     werelige to use relief.</pre> |
|             | <pre>predicate_result = skip; }</pre>                                                                                                                                                                                                          |

Microcode

| С | DC | D<br>R |    | DS          | T_GPR |             | BS  | ALU_INST C |  |             |     |             |  | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|------------|--|-------------|-----|-------------|--|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL     |  | S<br>0<br>N | SOC | S<br>0<br>R |  | SRO  | 20_9   | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_PRED\_SETNE\_PUSH, opcode 43 (0x2B).

# Predicate Counter Increment If Not Equal

| Instruction | PRED_SETNE_PUSH_INT                                                                                                                                                                                                                              |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Predicate counter increment if not equal. Updates predicate register. If ( (src1 != 0x0) &amp;&amp; (src0 == 0.0f) ) {     dst = 0.0f;     predicate_result = execute; } Else {     dst = src0 + 1.0f;     predicate_result = skip; }</pre> |
|             | J                                                                                                                                                                                                                                                |

Microcode

| с | DC | D<br>R |    | DS.         | T_GPR |             | BS  | AL     | U_II        | IST |             | OMOD W U U S S<br>M P M A A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-------------|-----|-------------|-----------------------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SRC0_SEL                    | +0 |

Format

ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_PRED\_SETNE\_PUSH\_INT, opcode 77 (0x4D).

# **Double Reciprocal**

| Instruction | RECIP_64                                                                                                                                   |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Description | src0_d is composed of high-order double bits on src0, and low-order double bits on src1.                                                   |
|             | <pre>The result is a high-order dword of recip64; the low-order bits are assumed to be 0. If (src0_d == 1.0f) {     Result = 1.0F; }</pre> |
|             | Élse {<br>Result = ApproximateRecip(src0_d);<br>}                                                                                          |
|             | J                                                                                                                                          |

Microcode

| с | DC | D<br>R |    | DS.         | T_GPR |             | BS  |        | ALU_INST OI |             |     |             |  |     | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-------------|-------------|-----|-------------|--|-----|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL |             | S<br>0<br>N | SOC | S<br>0<br>R |  | SRO | 20_9   | SEL    |             |             |             | +0 |
|   |    |        |    |             |       |             |     |        |             |             |     |             |  |     |        |        |             |             |             |    |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field  $ALU_{INST} = OP2_{INST_{RECIP_{64}}}$ , opcode 149 (0x95).

## Scalar Reciprocal, Clamp to Maximum

```
Instruction RECIP_CLAMPED
Description Scalar reciprocal.
If (src0 == 1.0f) {
    dst = 1.0f;
}
Else {
    dst = RECIP_IEEE(src0);
}
// clamp dst
If (dst == -INFINITY) {
    dst = -MAX_FLOAT;
}
If (dst == +INFINITY) {
    dst = +MAX_FLOAT;
}
```

#### Microcode

| с | DC | D<br>R |    | DS.         | T_GPR |             | BS  | AL     | OMOD        | W U<br>M F | JUE<br>M    | 1  | S<br>0<br>A | +4 |  |  |    |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-------------|------------|-------------|----|-------------|----|--|--|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC        | S<br>0<br>R | SR | C0_SE       | L  |  |  | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_RECIP\_CLAMPED, opcode 132 (0x84).

#### **Double Reciprocal Clamped**

Microcode

| с   | DC                                                          | D<br>R |                            | DS. | T_GPR |  | BS  |        | ALU_        | NST |             | Q | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-----|-------------------------------------------------------------|--------|----------------------------|-----|-------|--|-----|--------|-------------|-----|-------------|---|------|--------|--------|-------------|-------------|-------------|----|
| L   | PS                                                          |        | IM S S S<br>N S1C 1<br>N R |     |       |  | SRO | C1_SEL | S<br>0<br>N | S00 | S<br>0<br>R |   | SRO  | 20_9   | SEL    | -           |             |             | +0 |
| For | Format ALU_WORD0 (page 9-23) and ALU_WORD1_OP2 (page 9-26). |        |                            |     |       |  |     |        |             |     |             |   |      |        |        |             |             |             |    |

Instruction Field ALU\_INST == OP2\_INST\_RECIP\_CLAMPED\_64, opcode 150 (0x96).

# Scalar Reciprocal, Clamp to Zero

| Instruction | RECIP_FF                                                                                                                                                                                                |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Scalar reciprocal. If (src0 == 1.0f) {    dst = 1.0f; } Else {    dst = RECIP_IEEE(src0); } // clamp dst if (dst == -INFINITY) {    dst = -ZERO; } if (dst == +INFINITY) {    dst = +ZERO; }</pre> |
|             | J                                                                                                                                                                                                       |

#### Microcode

| С | DC | D<br>R |    | DS.         | T_GPR |             | BS  | ŀ      | OMOD        | W<br>M | U<br>P      | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |  |  |    |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-------------|--------|-------------|-------------|-------------|-------------|----|--|--|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC    | S<br>0<br>R | SR          | 20_9        | SEL         |    |  |  | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_RECIP\_FF, opcode 133 (0x85).

| Instruction | RECIP_IEEE                                                                                                     |
|-------------|----------------------------------------------------------------------------------------------------------------|
| Description | <pre>Scalar reciprocal. If (src0 == 1.0f) {     dst = 1.0f; } Else {     dst = ApproximateRecip(src0); }</pre> |
|             | }                                                                                                              |

Microcode

| С  | DC  | D<br>R |    | DS.         | T_GPR |             | BS          | ALU           | л_1         | IST     |             | OMOD | W<br>M |     | S<br>1<br>A | S<br>0<br>A | +4 |    |
|----|-----|--------|----|-------------|-------|-------------|-------------|---------------|-------------|---------|-------------|------|--------|-----|-------------|-------------|----|----|
| L  | PS  |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRO         | C1_SEL        | S<br>0<br>N | SOC     | S<br>0<br>R | SRO  | 20_    | SEL | -           |             |    | +0 |
| Fo | mat |        | A  | TŪ          | WORDO | (page       | e 9-23) and | ALU_WORD1_OP2 | (pa         | ige 9-2 | 6).         |      |        |     |             |             |    |    |

 $\label{eq:list_recip_lee} \textit{Instruction Field} \quad \texttt{ALU_INST} \ = \ \texttt{OP2\_INST_RECIP_IEEE}, \ \texttt{opcode 134} \ (\texttt{0x86}).$ 

# **Double Reciprocal Square Root**

| •           | •                                                                                                                                                                                |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction | RECIPSQRT_64                                                                                                                                                                     |
| Description | Src0_d is composed of high-order double bits on src0, and low-order double bits on src1.                                                                                         |
|             | <pre>Result is high order dword of recipsqrt64, low order bits assumed to be 0. If (src0_d == 1.0f) {     Result = 1.0F; } Else {     Result = ApproximateRecip(src0_d); }</pre> |

Microcode

| с   | DC  | D<br>R          |    | DST_GPR     |     |             | BS              |        | ALU_INST |             |     |             |  |     |      |     |  |  | S<br>0<br>A | +4 |
|-----|-----|-----------------|----|-------------|-----|-------------|-----------------|--------|----------|-------------|-----|-------------|--|-----|------|-----|--|--|-------------|----|
| L   | PS  |                 | IM | S<br>1<br>N | S1C | S<br>1<br>R | SRC             | C1_SEL |          | S<br>0<br>N | SOC | S<br>0<br>R |  | SRO | C0_9 | SEL |  |  |             | +0 |
| For | mot | ALL MODDO (DOGO |    |             |     |             | no () () () ond |        | 0.00     | (20         |     | 6)          |  |     |      |     |  |  |             |    |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_RECIPSQRT\_64, opcode 151 (0x97).

# Scalar Reciprocal Square Root, Clamp to Maximum

```
Instruction RECIPSQRT_CLAMPED
```

```
Description Scalar reciprocal square root.
If (src0 == 1.0f) {
    dst = 1.0f;
}
Else {
    dst = RECIPSQRT_IEEE(src0);
}
// clamp dst
if (dst == -INFINITY) {
    dst = -MAX_FLOAT;
}
if (dst == +INFINITY) {
    dst = +MAX_FLOAT;
}
```

Microcode

| С | DC | D<br>R | DST_GPR     |     |             | BS  |        | ALU | _IN         | IST |             | OMOD |      | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|-------------|-----|-------------|-----|--------|-----|-------------|-----|-------------|------|------|--------|-------------|-------------|-------------|----|
| L | PS | IM     | S<br>1<br>N | S1C | S<br>1<br>R | SRC | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SR   | C0_S | SEL    |             |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_RECIPSQRT\_CLAMPED, opcode 135 (0x87).

## **Double Reciprocal Square Root Clamped**

```
Instruction RECIPSQRT_CLAMPED_64
Description Src0_d is composed of high-order double bits on src0, and low-order double bits on src1.
The result is a high-order dword of recipsqrt64_clamped; the low-order bits are assumed
to be 0.
If (src0_d == 1.0F) {
    Result = 1.0F;
    }
Else {
        Result = RECIPSQRT_IEEE(src0_d);
    }
    // clamp result
    if (Result == -INFINITY) {
        Result = -MAX_FLOAT;
    }
    if (Result == +INFINITY) {
        Result = +MAX_FLOAT;
    }
}
```

Microcode

| с   | DC  | D<br>R |    | DS.         | T_GPR |             | BS           | ALU           | OMOD        | W<br>M  | U<br>P      | S<br>1<br>A | S<br>0<br>A | +4  |   |  |  |    |
|-----|-----|--------|----|-------------|-------|-------------|--------------|---------------|-------------|---------|-------------|-------------|-------------|-----|---|--|--|----|
| L   | PS  |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRO          | C1_SEL        | S<br>0<br>N | SOC     | S<br>0<br>R | SR          | C0_         | SEL | - |  |  | +0 |
| For | mat |        | A  | TŪ          | WORDO | (pag        | ge 9-23) and | ALU_WORD1_0P2 | (pa         | ige 9-2 | 6).         |             |             |     |   |  |  |    |

Instruction Field ALU INST == OP2 INST RECIPSORT CLAMPED 64, opcode 152 (0x98).

# Scalar Reciprocal Square Root, Clamp to Zero

```
Instruction RECIPSQRT_FF
Description Scalar reciprocal square root.
If (src0 == 1.0f) {
    dst = 1.0f;
    else {
        dst = RECIPSQRT_IEEE(src0);
        // clamp dst
        if (dst == -INFINITY) {
            dst = -ZERO;
        }
        if (dst == +INFINITY) {
            dst = +ZERO;
        }
}
```

Microcode

| с | DC | D<br>R |    | DST_GPR     |     |             | BS | S ALU_INST |  |             |     |             | OMOD | W<br>M |     | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-----|-------------|----|------------|--|-------------|-----|-------------|------|--------|-----|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C | S<br>1<br>R | SR | C1_SEL     |  | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | C0_:   | SEL | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_RECIPSQRT\_FF, opcode 136 (0x88).

#### AMD HD 6900 SERIES TECHNOLOGY

# Scalar Reciprocal Square Root, IEEE Approximation

| Instruction | RECIPSQRT_IEEE                                                                         |
|-------------|----------------------------------------------------------------------------------------|
| Description | <pre>Scalar reciprocal square root. If (src0 == 1.0f) {     dst = 1.0f; } Else {</pre> |
|             | <pre>dst = ApproximateRecipSqrt(src0); }</pre>                                         |

#### Microcode

| с   | DC  | D<br>R |                 | DS.                                     | T_GPR |  | BS        | ALU           | ALU_INST    |         |             |  |     | OMOD W U E<br>M P M |     |   |  |  | +4 |
|-----|-----|--------|-----------------|-----------------------------------------|-------|--|-----------|---------------|-------------|---------|-------------|--|-----|---------------------|-----|---|--|--|----|
| L   | PS  |        | IM              | I S S S S I N S I N S S I N S S S S S S |       |  | SRO       | C1_SEL        | S<br>0<br>N | SOC     | S<br>0<br>R |  | SRO | 20_                 | SEL | - |  |  | +0 |
| For | mat |        | ALU_WORD0 (page |                                         |       |  | 9-23) and | ALU_WORD1_OP2 | (pa         | ige 9-2 | 6).         |  |     |                     |     |   |  |  |    |

Instruction Field ALU\_INST == OP2\_INST\_RECIPSQRT\_IEEE, opcode 137 (0x89).

| Instruction | RNDNE                                                                                                                                                              |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Floating-point round to nearest even integer. dst = FLOOR(src0 + 0.5f); if ( (FLOOR(src0)) == Even) &amp;&amp; (FRACT(src0 == 0.5f)){     dst -= 1.0f }</pre> |
|             | }                                                                                                                                                                  |

#### Microcode

| с | DC | D<br>R |    | DS.         | T_GPR |             | BS  | Ą      | LU_II       | NST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | C0_9   | SEL    |             |             |             | +0 |
| - |    |        |    |             |       |             |     |        |             |     |             |      |        |        |             |             |             |    |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_RNDNE, opcode 19 (0x13).

## Sum of Absolute Differences With Accumulation Into MSB

Instruction SAD\_ACCUM\_HI\_UINT
Description Executes 4x4 SAD with src0 and src1; then, accumulates the results into the msbs of src2.
The overflow is lost.
dst = (|src0[31:24] - src1[31:24]| +
|src0[23:16] - src1[23:16]| +
|src0[15:8] - src1[15:8]| +
|src0[7:0] - src1[7:0]|) << 16
+src2</pre>

Microcode

| с | DC | D<br>R | DST_GPF         | 2           | BS  | ALU_INST | SN          | S2C | SR          | SRC2_SEL | +4 |
|---|----|--------|-----------------|-------------|-----|----------|-------------|-----|-------------|----------|----|
| L | PS | IM     | S<br>1 S1C<br>N | S<br>1<br>R | SRO | C1_SEL   | S<br>0<br>N | SOC | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

Instruction Field ALU\_INST == OP3\_INST\_SAD\_ACCUM\_HI\_UINT, opcode 15 (0xF).

| Instruction | SAD_ACCUM_PREV_UINT                                                                                                                                                                                                                                                                                                                                            |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Executes a 4x4 SAD with src0 and src1; then, accumulates the result int the lsbs of the SAD result from the previous channel. Valid instructions for the previous channel are sad_accum_uint, sad_accum_hi_uint, and sad_accum_prev_uint. Overflow into previous SAD bit 16 is allowed.                                                                        |
|             | Using this in channel w is not legal.                                                                                                                                                                                                                                                                                                                          |
|             | Previous channel z is w channel's sad_accum_*_uint result.<br>Previous channel y is z channel's sad_accum_*_uint result.<br>Previous channel x is y channel's sad_accum_*_uint result.<br>dst =  src0[31:24] - src1[31:24]  +<br> src0[23:16] - src1[23:16]  +<br> src0[15:8] - src1[15:8]  +<br> src0[7:0] - src1[7:0] <br>+prev_slot_sad_accum_*_uint_result |

Microcode

| с | DC | D<br>R |    | DS.         | T_GPR |             | BS  |        | ALU | או_נ        | IST |             | OMOD | W<br>M |     | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|------|--------|-----|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | C0_:   | SEL | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

 $\label{eq:linear_interm} \textit{Instruction Field} \quad \texttt{ALU_INST} \ = \ \texttt{OP2_INST}\_\texttt{SAD}\_\texttt{ACCUM}\_\texttt{PREV}\_\texttt{UINT}, \ \texttt{opcode} \ \texttt{207} \ (\texttt{0xCF}).$ 

## Sum of Absolute Differences With Accumulation Into LSB

Instruction SAD\_ACCUM\_UINT Description Executes a 4x4 SAD with src0 and src1; then, accumulate the results into the lsbs of src2. Overflow into src2[16] is allowed. dst = |src0[31:24] - src1[31:24]| + |src0[23:16] - src1[23:16]| + |src0[15:8] - src1[15:8]| + |src0[7:0] - src1[7:0]| +src2

Microcode

| С | DC | D<br>R | DS          | T_GPR |             | BS  | ALU_INST | SN          | S2C | SR          | SRC2_SEL | +4 |
|---|----|--------|-------------|-------|-------------|-----|----------|-------------|-----|-------------|----------|----|
| L | PS | IM     | S<br>1<br>N | S1C   | S<br>1<br>R | SRO | C1_SEL   | S<br>0<br>N | SOC | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP3 (page 9-32).

Instruction Field ALU\_INST == OP3\_INST\_SAD\_ACCUM\_UINT, opcode 14 (0xE).

# Set Local/Global Mode and LDS Size

| Instruction | SET_LDS_SIZE                                                                                                                                   |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Sets both the local/global mode, and the LDS size:                                                                                             |
|             | SRC0 = size, SRC1 = global mode                                                                                                                |
|             | Default mode is local. The (LDS size – 1) is the highest offset that can be accessed. Writes outside this range are discarded; reads return 0. |

## Microcode

| С | DC | D<br>R |    | DS.         | T_GPR |             | BS  | AL     | OMOE        | w<br>M | U<br>P      | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |  |  |    |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-------------|--------|-------------|-------------|-------------|-------------|----|--|--|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC    | S<br>0<br>R | SR          | C0_9        | SEL         |    |  |  | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_SET\_LDS\_SIZE, opcode 90 (0x5A).

| Insti | ruction |        | SI      | SET_MODE                                                                                                                                                                               |                 |                |                                                             |                          |                     |                  |               |                   |                |          |           |             |             |             |            |
|-------|---------|--------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|-------------------------------------------------------------|--------------------------|---------------------|------------------|---------------|-------------------|----------------|----------|-----------|-------------|-------------|-------------|------------|
| Des   | criptio | n      | 0       | veri                                                                                                                                                                                   | rides t         | he ro          | ounding and                                                 | denorm mo                | odes unt            | il the e         | end           | of clau           | ise.           |          |           |             |             |             |            |
|       |         |        | fc<br>S | or d<br>RC                                                                                                                                                                             | enorn<br>1_SE   | nal n<br>L, bi | its 3:0 for s<br>node: bit 3<br>ts 3:0 for d<br>node: bit 3 | = output o<br>ouble-prec | denorm<br>cision. E | contr<br>Bits 1: | ol; l<br>0 ai | bit 2 =<br>re for | input<br>round | de<br>mo | noi<br>de | rm<br>; bit | cor<br>ts 3 | ntro<br>8:2 | ol.<br>are |
|       |         |        | •       | <ul> <li>Round modes are:</li> <li>0 = Round to nearest even</li> <li>3 = Round toward 0 (truncate)</li> <li>1 = Round toward +infinity</li> <li>2 = Round toward -infinity</li> </ul> |                 |                |                                                             |                          |                     |                  |               |                   |                |          |           |             |             |             |            |
|       |         |        | D       | eno                                                                                                                                                                                    | rmal h          | nandli         | ing                                                         |                          |                     |                  |               |                   |                |          |           |             |             |             |            |
|       |         |        | •       |                                                                                                                                                                                        | ush d<br>Ilow d | ••             | ms to 0.<br>ms.                                             |                          |                     |                  |               |                   |                |          |           |             |             |             |            |
| Micı  | rocode  |        |         |                                                                                                                                                                                        |                 |                |                                                             |                          |                     |                  |               |                   |                |          |           |             |             |             |            |
| с     | DC      | D<br>R |         | DST_GPR BS ALU_INST OMOD $\begin{bmatrix} W \\ M \end{bmatrix} = \begin{bmatrix} U \\ E \\ A \end{bmatrix} + 4$                                                                        |                 |                |                                                             |                          |                     |                  |               |                   |                |          |           | +4          |             |             |            |
| L     | PS      |        | IM      | S<br>1<br>N                                                                                                                                                                            | S1C             | S<br>1<br>R    | SRC                                                         | C1_SEL                   | S<br>0<br>N         | SOC              | S<br>0<br>R   |                   | SRO            | 20_9     | SEL       |             |             |             | +0         |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_SET\_MODE, opcode 87 (0x57).

## AMD HD 6900 SERIES TECHNOLOGY

# Floating-Point Set If Equal

| Instruction | SETE                                                                                                  |
|-------------|-------------------------------------------------------------------------------------------------------|
| Description | <pre>Floating-point set if equal. If (src0 = src1) {     dst = 1.0f; } Else {     dst = 0.0f; }</pre> |

Microcode

| С   | DC                                                         | D<br>R |    | DS.         | T_GPR |             | BS  | ALU    | л_1   | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-----|------------------------------------------------------------|--------|----|-------------|-------|-------------|-----|--------|-------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L   | PS                                                         |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRO | C1_SEL | S 0 N | SOC | S<br>0<br>R | SRO  | C0_:   | SEL    | -           |             |             | +0 |
| For | ormat ALU_WORD0 (page 9-23) and ALU_WORD1_OP2 (page 9-26). |        |    |             |       |             |     |        |       |     |             |      |        |        |             |             |             |    |

Instruction Field ALU\_INST == OP2\_INST\_SETE, opcode 8 (0x8).

| Instruction | SETE_64                                                                                                                                                               |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Double precision floating-point set if greater than or equal.<br>Similar to existing PRED_SETGE_64, but does not set the predicate register, and results are swapped. |
|             | <pre>Operation:<br/>if (src0&gt;=src1)<br/>result = 0xFFFFFFFFFFFFF;<br/>else<br/>result = 0x0;</pre>                                                                 |

Microcode

| с   | DC                                                              | D<br>R |    | DS.         | T_GPR |             | BS  | ALU         | л_1 | IST         |  |     | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-----|-----------------------------------------------------------------|--------|----|-------------|-------|-------------|-----|-------------|-----|-------------|--|-----|------|--------|--------|-------------|-------------|-------------|----|
| L   | PS                                                              |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRO | S<br>0<br>N | SOC | S<br>0<br>R |  | SRO | 20_9 | SEL    | -      |             |             | +0          |    |
| For | Format     ALU_WORD0 (page 9-23) and ALU_WORD1_OP2 (page 9-26). |        |    |             |       |             |     |             |     |             |  |     |      |        |        |             |             |             |    |

Instruction Field ALU\_INST == OP2\_INST\_SETE\_64, opcode 184 (0xB8).

# Floating-Point Set If Equal DirectX 10

| Instruction | SETE_DX10                                                                                                                                                                                |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Floating-point set if equal, based on floating-point source operands. The result, however, is an integer. If (src0 == src1) {     dst = 0xFFFFFFFF; } Else {     dst = 0x0; }</pre> |

Microcode

| с | DC | D<br>R |    | DS.         | T_GPR |             | BS  |        | ALU | ALU_INST    |     |             |  |     | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|--|-----|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R |  | SRO | C0_:   | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

 $\label{eq:linear_interm} \textit{Instruction Field} \quad \texttt{ALU_INST} \ == \ \texttt{OP2\_INST\_SETE\_DX10}, \ \texttt{opcode 12} \ (0xC).$ 

| Instruction | SETE_INT                                                                                                                                                |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Integer set if equal, based on signed or unsigned integer source operands. If (src0 = src1) {     dst = 0xFFFFFFF; } Else {     dst = 0x0; }</pre> |

# Integer Set If Equal

## Microcode

| с   | DC                                                              | D<br>R | DST_GPR BS |             |     |             | ALU      | OMOD | W<br>M |     | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4  |     |   |  |  |    |
|-----|-----------------------------------------------------------------|--------|------------|-------------|-----|-------------|----------|------|--------|-----|-------------|-------------|-------------|-----|-----|---|--|--|----|
| L   | PS                                                              |        | IM         | S<br>1<br>N | S1C | S<br>1<br>R | SRC1_SEL |      |        | SOC | S<br>0<br>R |             | SRO         | 20_ | SEL | - |  |  | +0 |
| For | Format     ALU_WORD0 (page 9-23) and ALU_WORD1_OP2 (page 9-26). |        |            |             |     |             |          |      |        |     |             |             |             |     |     |   |  |  |    |

Instruction Field ALU\_INST == OP2\_INST\_SETE\_INT, opcode 58 (0x3A).

# Floating-Point Set If Greater Than Or Equal

| Instruction | SETGE                                                                                                                 |
|-------------|-----------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Floating-point set if greater than or equal. If (src0 &gt;= src1) {    dst = 1.0f; } Else {    dst = 0.0f;</pre> |
|             | }                                                                                                                     |

Microcode

| с                                                               | DC | D<br>R |    | DS.         | T_GPR |             | BS  | ALU    | л_1         | IST |             | омор | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-----------------------------------------------------------------|----|--------|----|-------------|-------|-------------|-----|--------|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L                                                               | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | 20_9   | SEL    | -           |             |             | +0 |
| Format     ALU_WORD0 (page 9-23) and ALU_WORD1_OP2 (page 9-26). |    |        |    |             |       |             |     |        |             |     |             |      |        |        |             |             |             |    |

Instruction Field ALU\_INST == OP2\_INST\_SETGE, opcode 10 (0xA).

Instruction SETGE\_64
Description Similar to existing PRED\_SETGE\_64, but does not set the predicate register, and results are
swapped.
if (src0>=src1)
 result = 0xFFFFFFFFFF;
else
 result = 0x0;

#### Microcode

| с                                                               | DC                                                                  | D<br>R |    | DS.         | T_GPR |             | BS  | ALU      | л_1 | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-----------------------------------------------------------------|---------------------------------------------------------------------|--------|----|-------------|-------|-------------|-----|----------|-----|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L                                                               | PS                                                                  |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRO | SRC1_SEL |     |     | S<br>0<br>R | SR   | C0_:   | SEL    | -           |             |             | +0 |
| Format     ALU_WORD0 (page 9-23) and ALU_WORD1_OP2 (page 9-26). |                                                                     |        |    |             |       |             |     |          |     |     |             |      |        |        |             |             |             |    |
| Inst                                                            | Instruction Field ALU_INST == OP2_INST_SETGE_64, opcode 187 (0xBB). |        |    |             |       |             |     |          |     |     |             |      |        |        |             |             |             |    |

| · ···································· |                                                                                                                                                                                                            |
|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction                            | SETGE_DX10                                                                                                                                                                                                 |
| Description                            | <pre>Floating-point set if greater than or equal, based on floating-point source operands. The result, however, is an integer. If (src0 &gt;= src1) {     dst = 0xFFFFFFF; } Else {     dst = 0x0; }</pre> |

# Floating-Point Set If Greater Than Or Equal, DirectX 10

Microcode

| С | DC | D<br>R |    | DS.         | T_GPR |             | BS  |        | ALU | л_1         | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | 20_3   | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

 $\label{eq:linst_setup} \textit{Instruction Field} \quad \texttt{ALU_INST} \ == \ \texttt{OP2_INST}_\texttt{SETGE} \ \texttt{DX10}, \ \texttt{opcode 14} \ (\texttt{0xE}).$ 

| Instruction | SETGE_INT                                                                                                                                                       |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Integer set if greater than or equal, based on signed integer source operands. If (src0 &gt;= src1) {     dst = 0xFFFFFFF; } Else {     dst = 0x0; }</pre> |

# Signed Integer Set If Greater Than Or Equal

### Microcode

| С   | DC                                                          | D<br>R |    | DS.         | T_GPR |             | BS       | ALU | л_1 | IST |  | OMOD |     | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-----|-------------------------------------------------------------|--------|----|-------------|-------|-------------|----------|-----|-----|-----|--|------|-----|--------|-------------|-------------|-------------|----|
| L   | PS                                                          |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC1_SEL |     |     |     |  | SR   | C0_ | SEL    | -           |             |             | +0 |
| For | Format ALU_WORD0 (page 9-23) and ALU_WORD1_0P2 (page 9-26). |        |    |             |       |             |          |     |     |     |  |      |     |        |             |             |             |    |

Instruction Field ALU\_INST == OP2\_INST\_SETGE\_INT, opcode 60 (0x3C).

# Unsigned Integer Set If Greater Than Or Equal

Instruction SETGE\_UINT
Description Integer set if greater than or equal, based on unsigned integer source operands.
If (src0 >= src1) {
 dst = 0xFFFFFFF;
}
Else {
 dst = 0x0;
}

Microcode

| с   | DC                                                              | D<br>R |    | DS.         | T_GPR |             | BS  | ALU                        | л_1 | IST |  |  | OMOD | W<br>M |     | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-----|-----------------------------------------------------------------|--------|----|-------------|-------|-------------|-----|----------------------------|-----|-----|--|--|------|--------|-----|-------------|-------------|-------------|----|
| L   | PS                                                              |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL S<br>N SOC 0<br>N R |     |     |  |  | SRO  | 20_    | SEL | -           |             |             | +0 |
| For | Format     ALU_WORD0 (page 9-23) and ALU_WORD1_OP2 (page 9-26). |        |    |             |       |             |     |                            |     |     |  |  |      |        |     |             |             |             |    |

Instruction Field ALU\_INST == OP2\_INST\_SETGE\_UINT, opcode 63 (0x3F).

# Floating-Point Set If Greater Than

| Instruction | SETGT                                                                                                           |
|-------------|-----------------------------------------------------------------------------------------------------------------|
| Description | <pre>Floating-point set if greater than. If (src0 &gt; src1) {     dst = 1.0f; } Else {     dst = 0.0f; }</pre> |

Microcode

| с | DC | D<br>R |   | DS          | T_GPR |             | BS  | Α      | LU_II       | NST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|---|-------------|-------|-------------|-----|--------|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS | I      | М | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | 20_    | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_SETGT, opcode 9 (0x9).

|             | -                                                                                                                                                    |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction | SETGT_64                                                                                                                                             |
| Description | Similar to existing PRED_SETGT_64, but does not set the predicate register, and results are swapped.<br>if (src0>src1)<br>result = 0xFFFFFFFFFFFFFF; |
|             | else                                                                                                                                                 |
|             | result = $0x0;$                                                                                                                                      |

# Double-Precision Floating-Point Set If Greater Than

### Microcode

| с                                                                   | DC                                                          | D<br>R |    | DS.         | T_GPR |             | BS  | ALU              | л_I | IST |  |  | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---------------------------------------------------------------------|-------------------------------------------------------------|--------|----|-------------|-------|-------------|-----|------------------|-----|-----|--|--|------|--------|--------|-------------|-------------|-------------|----|
| L                                                                   | PS                                                          |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL S S C O R |     |     |  |  | SRO  | C0_9   | SEL    | -           |             |             | +0 |
| For                                                                 | Format ALU_WORD0 (page 9-23) and ALU_WORD1_0P2 (page 9-26). |        |    |             |       |             |     |                  |     |     |  |  |      |        |        |             |             |             |    |
| Instruction Field ALU_INST == OP2_INST_SETGT_64, opcode 186 (0xBA). |                                                             |        |    |             |       |             |     |                  |     |     |  |  |      |        |        |             |             |             |    |

| Instruction | SETGT_DX10                                                                                                                                                                                                            |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Floating-point set if greater than, based on floating-point source operands. The result,<br/>however, is an integer.<br/>If (src0 &gt; src1) {<br/>dst = 0xFFFFFFFF;<br/>}<br/>Else {<br/>dst = 0x0;<br/>}</pre> |

# Floating-Point Set If Greater Than, DirectX 10

Microcode

| с | DC | D<br>R |   | DS          | T_GPR |             | BS  |        | ALU | л_п         | IST |             | <br>OMOD | W<br>M |     | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|---|-------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|----------|--------|-----|-------------|-------------|-------------|----|
| L | PS | I      | М | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SR       | 20_3   | SEL | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

# Instruction SETGT\_INT Description Integer set if greater than, based on signed integer source operands. If (src0 > src1) { dst = 0xFFFFFF; } Else { dst = 0x0; }

# Signed Integer Set If Greater Than

### Microcode

| С   | DC                                                              | D<br>R |    | DS.         | T_GPR |             | BS  | ALU                                          | л_1 | IST |  | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-----|-----------------------------------------------------------------|--------|----|-------------|-------|-------------|-----|----------------------------------------------|-----|-----|--|------|--------|--------|-------------|-------------|-------------|----|
| L   | PS                                                              |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRO | SRC1_SEL S S S S S S S S S S S S S S S S S S |     |     |  |      | C0_    | SEL    | -           |             |             | +0 |
| For | Format     ALU_WORD0 (page 9-23) and ALU_WORD1_OP2 (page 9-26). |        |    |             |       |             |     |                                              |     |     |  |      |        |        |             |             |             |    |

Instruction Field  $ALU_INST == OP2_INST_SETGT_INT$ , opcode 59 (0x3B).

# Unsigned Integer Set If Greater Than

| Instruction | SETGT_UINT                                                                                                                                              |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Integer set if greater than, based on unsigned integer source operands. If (src0 &gt; src1) {     dst = 0xFFFFFFF; } Else {     dst = 0x0; }</pre> |

### Microcode

| с   | DC  | D<br>R |    | DS.             | T_GPR |             | BS          | ALU           | л_I         | IST     |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-----|-----|--------|----|-----------------|-------|-------------|-------------|---------------|-------------|---------|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L   | PS  |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC         | C1_SEL        | S<br>0<br>N | SOC     | S<br>0<br>R | SRO  | C0_9   | SEL    |             |             |             | +0 |
| For | mat |        | P  | ALU_WORDO (page |       |             | e 9-23) and | ALU_WORD1_0P2 | (pa         | ige 9-2 | 6).         |      |        |        |             |             |             |    |

Instruction Field ALU\_INST == OP2\_INST\_SETGT\_UINT, opcode 62 (0x3E).

# Floating-Point Set If Not Equal

| Instruction | SETNE                                                                                                      |
|-------------|------------------------------------------------------------------------------------------------------------|
| Description | <pre>Floating-point set if not equal. If (src0 != src1) {     dst = 1.0f; } Else {     dst = 0.0f; }</pre> |

Microcode

| с   | DC  | D<br>R |    | DS.         | T_GPR |             | BS          | ALU           | л_1         | IST     |             | OMOD | W<br>M |     | U<br>E<br>M | 1 | S<br>0<br>A | +4 |
|-----|-----|--------|----|-------------|-------|-------------|-------------|---------------|-------------|---------|-------------|------|--------|-----|-------------|---|-------------|----|
| L   | PS  |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC         | C1_SEL        | S<br>0<br>N | SOC     | S<br>0<br>R | SR   | C0_9   | SEL | -           |   |             | +0 |
| For | mat |        | A  | TU_         | WORDO | (page       | e 9-23) and | ALU_WORD1_OP2 | (pa         | ige 9-2 | 6).         |      |        |     |             |   |             |    |

Instruction Field ALU\_INST == OP2\_INST\_SETNE, opcode 11 (0xB).

# **Double-Precision Floating-Point Set If Not Equal**

Instruction SETNE\_64
Description Similar to existing PRED\_SETE\_64, but does not set the predicate register; results are
swapped, and condition is != rather than ==.
if (src0!=src1)
 result = 0xFFFFFFFFF;
else
 result = 0x0;

### Microcode

| с    | DC      | D<br>R |       | DS.             | T_GPR |             | BS          | ALU             | л_1         | IST     |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|------|---------|--------|-------|-----------------|-------|-------------|-------------|-----------------|-------------|---------|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L    | PS      |        | IM    | S<br>1<br>N     | S1C   | S<br>1<br>R | SRO         | C1_SEL          | S<br>0<br>N | SOC     | S<br>0<br>R | SRO  | C0_9   | SEL    | -           |             |             | +0 |
| Fori | mat     |        | 1     | ALU_WORDO (page |       |             | e 9-23) and | ALU_WORD1_OP2   | (pa         | ige 9-2 | 6).         |      |        |        |             |             |             |    |
| Inst | ruction | Fie    | eld I | ALU_            | INST  | == 0        | P2_INST_SE  | ETNE_64, opcode | 18          | 5 (0xB  | 9).         |      |        |        |             |             |             |    |

# Floating-Point Set If Not Equal, DirectX 10

| Instruction | SEINE_DX10                                                                                                                                                                                   |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Floating-point set if not equal, based on floating-point source operands. The result, however, is an integer. If (src0 != src1) {     dst = 0xFFFFFFFF; } Else {     dst = 0x0; }</pre> |

Microcode

| С | DC | D<br>R |    | DS.         | T_GPR |             | BS  |        | ALU | л_1         | IST |             | OMOD | W<br>M |     | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|------|--------|-----|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SRO  | 20_3   | SEL | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

 $\label{eq:linst_setup} \textit{Instruction Field} \quad \texttt{ALU_INST} \ == \ \texttt{OP2\_INST\_SETNE\_DX10}, \ \texttt{opcode 15} \ (\texttt{0xF}).$ 

| Instruction | SETNE_INT                                                                                                                                                    |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Integer set if not equal, based on signed or unsigned integer source operands. If (src0 != src1) {     dst = 0xFFFFFFF; } Else {     dst = 0x0; }</pre> |

# Integer Set If Not Equal

### Microcode

| с   | DC  | D<br>R |    | DS.             | T_GPR |             | BS        | ALU           | л_1         | IST     |             | OMOD | W<br>M |     | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-----|-----|--------|----|-----------------|-------|-------------|-----------|---------------|-------------|---------|-------------|------|--------|-----|-------------|-------------|-------------|----|
| L   | PS  |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC       | C1_SEL        | S<br>0<br>N | SOC     | S<br>0<br>R | SRO  | 20_    | SEL |             |             |             | +0 |
| For | mat |        | P  | ALU_WORDO (page |       |             | 9-23) and | ALU_WORD1_OP2 | (pa         | ige 9-2 | 6).         |      |        |     |             |             |             |    |

Instruction Field ALU\_INST == OP2\_INST\_SETNE\_INT, opcode 61 (0x3D).

# Scalar Sine

| Instruction | SIN                                                                                                                                                                                                                                                          |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ,           | Scalar sine. Input must be normalized from radians by dividing by 2*PI. The valid input domain is [-256, +256], which corresponds to an un-normalized input domain [-512*PI, +512*PI]. Out-of-range input results in float 0.<br>dst = ApproximateSin(src0); |

### Microcode

| с   | DC  | D<br>R |    | DS <sup>.</sup> | T_GPR |             | BS          | ALU           | 1_1   | IST     |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|-----|-----|--------|----|-----------------|-------|-------------|-------------|---------------|-------|---------|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L   | PS  |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC         | C1_SEL        | S 0 N | SOC     | S<br>0<br>R | SRO  | 20_9   | SEL    | -           |             |             | +0 |
| Fon | mat |        | A  | TŪ              | WORD0 | (page       | e 9-23) and | ALU_WORD1_0P2 | (pa   | ige 9-2 | 6).         |      |        |        |             |             |             |    |

Instruction Field ALU\_INST == OP2\_INST\_SIN, opcode 141 (0xD8).

| Instruction | SQRT_64                                                                                                                                                                                                                                                                       |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Src0_d is composed of high-order double bits on src0, and low-order double bits on src1. The result is a high-order dword of sqrt64; low-order bits assumed to be 0. If (src0_d == 1.0f) {     Result = 1.0f;     } Else {     Result = ApproximateSqrt(src0_d); }</pre> |

# **Double Square Root**

Microcode

| с | DC | D<br>R |   | DS          | T_GPR |             | BS  |        | ALU | л_1         | IST |             | OMOD | W<br>M |     | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|---|-------------|-------|-------------|-----|--------|-----|-------------|-----|-------------|------|--------|-----|-------------|-------------|-------------|----|
| L | PS | 11     | М | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL |     | S<br>0<br>N | SOC | S<br>0<br>R | SR   | 20_3   | SEL | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_SQRT\_64, opcode 153 (0x99).

| Instruction | SQRT_IEEE                                                                                                                                     |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Description | <pre>Scalar square root. Useful for normal compression. If (src0 == 1.0f) {     dst = 1.0f; } Else {     dst = ApproximateSqrt(src0); }</pre> |

# Scalar Square Root, IEEE Approximation

Microcode

| с    | DC      | D<br>R |       | DST_GPR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |      | BS         | ALU              | л_I  | IST     | OMOD W U U S<br>M P M A |  |  |    |  |  | +4 |  |
|------|---------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------------|------------------|------|---------|-------------------------|--|--|----|--|--|----|--|
| L    | PS      |        | IM    | S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S |      |      |            | SRO              | C0_9 | SEL     |                         |  |  | +0 |  |  |    |  |
| For  | mat     |        | A     | ALU_WORD0 (page 9-23) and ALU_WORD1_OP2 (page 9-26).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      |      |            |                  |      |         |                         |  |  |    |  |  |    |  |
| Inst | ruction | Fie    | eld A | Tn                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | INST | == 0 | P2_INST_SÇ | ORT_IEEE, opcode | e 1: | 38 (0x8 | 8A).                    |  |  |    |  |  |    |  |

# **Store Flags**

 Instruction
 STORE\_FLAGS

 Description
 Writes a working copy of the exception flags into a GPR if gprwr is enabled. Flags are inclusive of the current VLIW.

 Available only in the w channel.
 dst = exception flags

# Microcode

| С | DC | D<br>R |    | DS.         | T_GPR |             | BS  | ALU    | 1_L         | IST |             | ( | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-------------|-------|-------------|-----|--------|-------------|-----|-------------|---|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R |   | SRO  | 20_    | SEL    |             |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_STORE\_FLAGS, opcode 218 (0xDA).

# Integer Subtract

| Instruction | SUB_INT                                                                                      |
|-------------|----------------------------------------------------------------------------------------------|
| Description | Integer subtract, based on signed or unsigned integer source operands.<br>dst = src1 - src0; |

### Microcode

| с | DC | D<br>R | DST         | _GPR |             | BS  |        | ALU_        | INS | бт  |             | ОМО | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|-------------|------|-------------|-----|--------|-------------|-----|-----|-------------|-----|--------|--------|-------------|-------------|-------------|----|
| L | PS | IM     | S<br>1<br>N | S1C  | S<br>1<br>R | SRO | C1_SEL | S<br>C<br>N |     | SOC | S<br>0<br>R | SF  | C0_    | SEL    | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field  $ALU_INST == OP2_INST_SUB_INT$ , opcode 53 (0x35).

| -           |                                                                                                                                                                                 |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction | SUBB_UINT                                                                                                                                                                       |
| Description | <pre>Output borrow bit of an unsigned integer subtract. Used with SUB_INT to achieve DX11 USUBB opcode. If (src1 &gt; src0) {     dst = 00000001; } Else {     dst = 0; }</pre> |

# Output Borrow Bit of Unsigned Integer Subtract

Microcode

| с | DC | D<br>R | D           | ST_GF | R           | BS  | ALU    | 171         | IST |             | С | DMOD | W<br>M |     | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|-------------|-------|-------------|-----|--------|-------------|-----|-------------|---|------|--------|-----|-------------|-------------|-------------|----|
| L | PS | IM     | S<br>1<br>N | S10   | S<br>1<br>R | SRO | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R |   | SRO  | 20_9   | SEL | -           |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_SUBB\_UINT, opcode 83 (0x53).

| i louding i o |                                                                      |
|---------------|----------------------------------------------------------------------|
| Instruction   | TRUNC                                                                |
| Description   | Floating-point integer part of source operand.<br>dst = trunc(src0); |
| Microcode     |                                                                      |
|               |                                                                      |

# Floating-Point Truncate

| с | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  |        | ALU_IN      | IST |             | ОМО | )    | U<br>P | U<br>E<br>M | 1 | S<br>0<br>A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|--------|-------------|-----|-------------|-----|------|--------|-------------|---|-------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SF  | C0_S | BEL    |             |   |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_0P2 (page 9-26).

Instruction Field ALU\_INST == OP2\_INST\_TRUNC, opcode 17 (0x11).

| Byte # Float |            |
|--------------|------------|
| Instructions | UBYTE0_FLT |
|              |            |

|             | UBYTE1_FLT                                                                                                             |
|-------------|------------------------------------------------------------------------------------------------------------------------|
|             | UBYTE2_FLT                                                                                                             |
|             | UBYTE3_FLT                                                                                                             |
|             |                                                                                                                        |
| Description | Byte # float, where # is 0, 1, 2, or 3. Perform an unsigned integer-to-float conversion on the specified byte of src0. |
|             | For byte 0: dst = uint2flt (src0 & 0xFF)                                                                               |
|             | For byte 1: dst = uint2flt ((src0 >> 8) & 0xFF)                                                                        |
|             | For byte 2: dst = uint2flt ((src0 >> 16) & 0xFF)                                                                       |
|             | For byte 3: dst = uint2flt ((src0 >> 24) & 0xFF                                                                        |

Microcode

| с    | DC      | D<br>R |   | DS.                                                                                                    | T_GPR |  | BS | ALU                                  | 1_U | IST |  | OMOD W U U S S<br>M P M A A | +4 |  |  |
|------|---------|--------|---|--------------------------------------------------------------------------------------------------------|-------|--|----|--------------------------------------|-----|-----|--|-----------------------------|----|--|--|
| L    | PS      | Π      | М | S     S     S       1     S1C     1       N     R         SRC1_SEL     N       SOC     0       R     R |       |  |    |                                      |     |     |  |                             |    |  |  |
| For  | mat     |        | A | N     R       ALU_WORD0 (page 9-23) and ALU_WORD1_OP2 (page 9-26).                                     |       |  |    |                                      |     |     |  |                             |    |  |  |
| Inst | ruction | Field  |   | _                                                                                                      | -     |  |    | BYTE0_FLT, opcoo<br>BYTE1_FLT, opcoo |     |     |  |                             |    |  |  |

ALU\_INST == OP2\_INST\_UBYTE2\_FLT, opcode 166 (0xA6). ALU\_INST == OP2\_INST\_UBYTE3\_FLT, opcode 167 (0xA7).

### ALU Instructions Copyright © 2011 Advanced Micro Devices, Inc. All rights reserved.

| Inst | ruction   |        | UINT_TO_FLT                                                |             |                                                         |        |        |        |             |             |             |     |
|------|-----------|--------|------------------------------------------------------------|-------------|---------------------------------------------------------|--------|--------|--------|-------------|-------------|-------------|-----|
| Des  | scription | 1      | Unsigned integer<br>and it is converted<br>dst = (float) s | d to a floa | -point. The source is interpreted as ting-point result. | an uns | igne   | ed i   | inte        | ger         | val         | ue, |
| Mic  | rocode    |        |                                                            |             |                                                         |        |        |        |             |             |             |     |
| с    | DC        | D<br>R | DST_GPR                                                    | BS          | ALU_INST                                                | OMOD   | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>4 | S<br>0<br>4 | +4  |

SRC1\_SEL

ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

ALU\_INST == OP2\_INST\_UINT\_TO\_FLT, opcode 156 (0x9C).

s

0

Ν

S

0

R

S0C

# **Unsigned Integer To Floating-point**

S 1

Ν

IM

L PS

Format

Instruction Field

S1C

S

1

R

ALU Instructions Copyright © 2011 Advanced Micro Devices, Inc. All rights reserved. MAA

+0

SRC0\_SEL

# Logical Bit-Wise XOR

Instruction

Description Logical bit-wise XOR. dst = src0 ^ src1

XOR INT

# Microcode

| с | DC | D<br>R |    | DS <sup>-</sup> | T_GPR |             | BS  | ALU    | 11_L        | IST |             | OMOD | W<br>M | U<br>P | U<br>E<br>M | S<br>1<br>A | S<br>0<br>A | +4 |
|---|----|--------|----|-----------------|-------|-------------|-----|--------|-------------|-----|-------------|------|--------|--------|-------------|-------------|-------------|----|
| L | PS |        | IM | S<br>1<br>N     | S1C   | S<br>1<br>R | SRC | C1_SEL | S<br>0<br>N | SOC | S<br>0<br>R | SR   | C0_:   | SEL    |             |             |             | +0 |

Format ALU\_WORD0 (page 9-23) and ALU\_WORD1\_OP2 (page 9-26).

Instruction Field  $ALU_INST == OP2_INST_XOR_INT$ , opcode 50 (0x32).

# 8.3 Instructions for Fetches Through a Texture Cache Clause

| Inst        | ruc         | ctio | n   |     |       | F           | ETC | н    |      |     |             |        |      |                  |      |      |     |    |     |      |      |       |     |     |      |      |             |     |      |     |    |   |     |
|-------------|-------------|------|-----|-----|-------|-------------|-----|------|------|-----|-------------|--------|------|------------------|------|------|-----|----|-----|------|------|-------|-----|-----|------|------|-------------|-----|------|-----|----|---|-----|
| Des         | cri         | ptio | on  |     |       | T           | hes | se f | etcl | nes | spe         | ecif   | y th | ie d             | lest | inat | ion | GF | R   | dire | ctly |       |     |     |      |      |             |     |      |     |    |   |     |
| Mic         | roc         | od   | e   |     |       |             |     |      |      |     |             |        |      |                  |      |      |     |    |     |      |      |       |     |     |      |      |             |     |      |     |    |   |     |
| 0           | 0           | 0    | ) ( | D   | 0     | С           | 0   | 0    | 0    | 0   | 0           | 0      | 0    | 0                | 0    | 0    | 0   | 0  | 0   | 0    | 0    | 0     | 0   | 0   | 0    | 0    | 0           | 0   | 0    | 0   | 0  | 0 | +12 |
|             |             | •    | F   | Res | serve | d           |     | •    | •    | в   | IM          | A<br>C | R    | C<br>B<br>N<br>S | Ш    | S    |     |    |     | •    |      | •     | (   | OFF | SE   | Г    |             |     | •    |     |    |   | +8  |
| S<br>M<br>A | F<br>C<br>A |      | NFA | `   | DA    | <b>Α</b> Τ/ | A_F | OR   | MA   | Г   | U<br>C<br>F | [      | DSV  | V                |      | DSZ  | 2   | [  | DSY | /    |      | DSX   | (   | R   | D R  |      |             | DS  | T_G  | PR  |    |   | +4  |
| C<br>R      | L<br>R      |      | SR  | F   |       |             |     |      |      |     |             |        |      |                  |      |      | +0  |    |     |      |      |       |     |     |      |      |             |     |      |     |    |   |     |
| Fon<br>Inst |             |      | n F | -ie |       |             |     | -    |      |     | -           |        | ·    |                  | _    |      | _   | PR |     | -    | 9-52 | 2), a | and | VI  | 'X_W | IORI | 02 <b>(</b> | pag | je 9 | -57 | ). |   |     |

### **Return Number of Elements in a Buffer**

Instruction GET\_BUFFER\_RESINFO

*Description* Returns the number of elements in a buffer. This is a vertex fetch instruction and uses a vertex constant.

Microcode

| 0           | 0           | 0           | 0  | 0    | 0   | 0   | 0  | 0      | 0  | 0 | 0      | 0   | 0                | 0 | 0 | 0 | 0 | 0  | 0    | 0   | 0  | 0 | 0   | 0           | 0 | 0 | 0 | 0  | 0   | 0  | 0 | +12 |
|-------------|-------------|-------------|----|------|-----|-----|----|--------|----|---|--------|-----|------------------|---|---|---|---|----|------|-----|----|---|-----|-------------|---|---|---|----|-----|----|---|-----|
|             | ·           | · · · · · · | Re | serv | ved |     |    | •      | BI | М | A<br>C | R   | C<br>B<br>N<br>S | E | S |   |   |    |      |     |    | ( | DFF | SET         | Г |   |   |    |     |    |   | +8  |
| S<br>M<br>A | F<br>C<br>A | NF          | Ā  | Ľ    | DAT | A_F | OR |        |    |   |        |     |                  |   |   |   |   |    |      | +4  |    |   |     |             |   |   |   |    |     |    |   |     |
| C<br>R      | L<br>R      | S           | R  | SS   | SY  | SS  | SX | S<br>R |    |   | SR     | C_G | PR               |   |   |   |   | BL | JFFI | ER_ | ĪD |   |     | F<br>W<br>Q | F | Т |   | VC | _IN | ST |   | +0  |

Format VTX\_WORD0 (page 9-50), VTX\_WORD1\_GPR (page 9-52), and VTX\_WORD2 (page 9-57).

Instruction Field VC\_INST == VC\_INST\_GET\_BUFFER\_RESINFO, opcode 14 (0xE).

| Semantic | Vertex | Fetch |
|----------|--------|-------|
|----------|--------|-------|

Instruction SEMANTIC

*Description* These fetches specify the 8-bit semantic ID that is looked up in a table to determine the GPR to which the data is written.

Microcode

| 0           | 0           | 0  | 0  | 0    | 0   | 0   | 0  | 0 | 0  | 0 | 0      | 0 | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0   | 0   | 0 | 0 | 0 | 0 | 0 | 0 | 0 | +12 |
|-------------|-------------|----|----|------|-----|-----|----|---|----|---|--------|---|---------|---|---|---|---|---|---|----|---|---|-----|-----|---|---|---|---|---|---|---|-----|
|             |             |    | Re | serv | ved |     |    |   | BI | M | A<br>C | R | C B N S | E | S |   |   |   |   |    |   | ( | DFF | SET | Г |   |   |   |   |   |   | +8  |
| S<br>M<br>A | F<br>C<br>A | NF | =A | C    | DAT | A_F | OR |   |    |   |        |   |         |   |   |   |   |   |   | +4 |   |   |     |     |   |   |   |   |   |   |   |     |
| C<br>R      |             |    |    |      |     |     |    |   |    |   |        |   |         |   |   |   |   |   |   |    |   |   |     |     |   |   |   |   |   |   |   |     |

Format VTX\_WORD0 (page 9-50), VTX\_WORD1\_SEM (page 9-55), and VTX\_WORD2 (page 9-57).

Instruction Field VC\_INST == VC\_INST\_SEMANTIC, opcode 1 (0x1).

# Fetch Four Texels (In A 2x23 Pattern) GATHER4

Instruction

Description Fetches unfiltered texels from a bilinear sample and packs them into xyzw.

### Microcode

| 0           | 0           | 0           | 0           | 0                                                 | 0 | 0   | 0   | 0   | 0 | 0   | 0 | 0   | 0   | 0   | 0   | 0 | 0 | 0   | 0  | 0   | 0   | 0 | 0   | 0      | 0   | 0 | 0               | 0   | 0  | 0   | 0 | +12 |
|-------------|-------------|-------------|-------------|---------------------------------------------------|---|-----|-----|-----|---|-----|---|-----|-----|-----|-----|---|---|-----|----|-----|-----|---|-----|--------|-----|---|-----------------|-----|----|-----|---|-----|
| ę           | SSV         | V           |             | SSZ                                               |   |     | SSY |     |   | SSX | [ | S   | AMI | PLE | R_I | D |   | OFF | SE | T_Z |     | - | OFF | SE     | T_Y |   |                 | OFF | SE | т_х |   | +8  |
| C<br>T<br>W | C<br>T<br>Z | C<br>T<br>Y | C<br>T<br>X |                                                   |   | LOI | )_В | IAS |   |     | ۵ | DSW | /   | I   | DSZ |   | [ | DSY | ,  | ſ   | DSX | ( | R   | D<br>R |     |   | DS <sup>.</sup> | T_G | PR |     |   | +4  |
| I           | Rsvo        | d           | SI          | SIM RIM AC SR SRC_GPR RESOURCE_ID F NST_ TEX_INST |   |     |     |     |   |     |   |     | +0  |     |     |   |   |     |    |     |     |   |     |        |     |   |                 |     |    |     |   |     |

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

Instruction Field TEX\_INST == TEX\_INST\_GATHER4, opcode 21 (0x15).

# **Gather4 With Depth Comparison**

| Instruction | GATHER4_C                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Fetches unfiltered texels from a bilinear sample, and performs a depth comparison similar to SAMPLE_C on each texel; then packs them into x, y, z, and w. Performs a depth comparison similar to SAMPLE_C.                                                                                                                                                                                   |
|             | This instruction compares the reference value in src0.W with the sampled value from memory. The reference value is converted to the source format before the compare. NANS are honored in the comparisons for formats supporting them, otherwise, they are converted to 0 or +/-MAX. A passing compare puts a 1.0 in the src0.X element. A failing compare puts a 0.0 in the src0.X element. |
|             | The reference 7 value is specified in the wichannel                                                                                                                                                                                                                                                                                                                                          |

The reference Z value is specified in the w channel.

Microcode

| 0           | 0           | 0           | 0           | 0   | 0                                                   | 0   | 0   | 0   | 0 | 0   | 0   | 0   | 0   | 0   | 0   | 0 | 0 | 0   | 0  | 0   | 0   | 0 | 0   | 0      | 0   | 0 | 0               | 0   | 0  | 0   | 0 | +12 |
|-------------|-------------|-------------|-------------|-----|-----------------------------------------------------|-----|-----|-----|---|-----|-----|-----|-----|-----|-----|---|---|-----|----|-----|-----|---|-----|--------|-----|---|-----------------|-----|----|-----|---|-----|
| :           | ssv         | V           |             | SSZ | -                                                   | ;   | SSY |     | ; | SSX | C . | S   | AMI | PLE | R_I | D |   | OFF | SE | T_Z |     | - | OFF | SE     | T_Y |   |                 | OFF | SE | т_х |   | +8  |
| C<br>T<br>W | C<br>T<br>Z | C<br>T<br>Y | C<br>T<br>X |     |                                                     | LOI | О_В | IAS |   |     | [   | DSW | 1   | I   | DSZ |   | [ | DSY |    | [   | DSX | ( | R   | D<br>R |     |   | DS <sup>-</sup> | T_G | PR |     |   | +4  |
| I           | Rsvo        | b           | SI          | М   | M RIM AC SR SRC_GPR RESOURCE_ID<br>W MOD TEX_INST + |     |     |     |   |     |     |     |     | +0  |     |   |   |     |    |     |     |   |     |        |     |   |                 |     |    |     |   |     |

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

Instruction Field TEX\_INST == TEX\_INST\_GATHER4\_C, opcode 29 (0x1D).

# Gather4 With Depth Comparison and GPR Coordinate Offsets

| Instruction | GATHER4_C_O                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Fetches unfiltered texels from a bilinear sample using texel offsets from a previous<br>SET_TEXTURE_OFFSETS instruction; then performs a depth comparison similar to SAMPLE_C on<br>each texel, packing the results into x, y, z, and w. OFFSET_X, OFFSET_Y, and OFFSET_Z in the<br>microcode are ignored.                                                                                   |
|             | This instruction compares the reference value in src0.W with the sampled value from memory. The reference value is converted to the source format before the compare. NANS are honored in the comparisons for formats supporting them, otherwise, they are converted to 0 or +/-MAX. A passing compare puts a 1.0 in the src0.X element. A failing compare puts a 0.0 in the src0.X element. |

Uses previously set texture offsets, and reference Z value in the W channel.

### Microcode

| 0 0 0                   | 0           | 0   | 0 0 | 0   | 0    | 0  | 0   | 0   | 0   | 0  | 0   | 0   | 0 | 0 | 0   | 0  | 0   | 0    | 0 | 0   | 0           | 0        | 0         | 0   | 0   | 0    | 0   | 0 | +12 |
|-------------------------|-------------|-----|-----|-----|------|----|-----|-----|-----|----|-----|-----|---|---|-----|----|-----|------|---|-----|-------------|----------|-----------|-----|-----|------|-----|---|-----|
| SSW                     | S           | SSZ |     | SS  | (    | 5  | SSX | ,   | S   | AM | PLE | R_I | D |   | OFF | SE | T_Z |      |   | OFF | SE          | T_Y      | /         |     | OFF | SE   | т_х |   | +8  |
| C C C<br>T T T<br>W Z Y | C<br>T<br>X |     | LC  | D_E | BIAS | L. |     | C   | DSM | /  |     | DSZ | 2 | I | DSY | ,  | I   | DSX  | ( | R   | D<br>R      |          |           | DS. | T_G | PR   |     |   | +4  |
| Rsvd                    | SI          | М   | RIM | AC  | SR   |    |     | SRO | C_G | PR |     |     |   | F | RES | OU | RCI | E_10 | ) |     | F<br>W<br>Q | INS<br>M | ST_<br>DD |     | TEX | K_IN | IST |   | +0  |

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

 $\label{eq:instruction} \textit{Instruction Field} \quad \texttt{TEX_INST} == \texttt{TEX_INST}_GATHER4\_C\_O, \textit{opcode 31 (0x1F)}.$ 

# Gather4 with GPR Coordinate Offsets

Instruction GATHER4\_O

Description Fetches unfiltered texels from a bilinear sample and packs them into xyzw, using texel offsets from a previous SET\_TEXTURE\_OFFSETS instruction. OFFSET\_X, OFFSET\_Y, and OFFSET\_Z in the microcode are ignored.

Microcode

| 0           | 0           | 0           | 0           | 0   | 0  | 0   | 0   | 0   | 0 | 0   | 0  | 0   | 0   | 0   | 0   | 0 | 0 | 0   | 0  | 0   | 0    | 0 | 0   | 0           | 0         | 0 | 0               | 0   | 0    | 0   | 0 | +12 |
|-------------|-------------|-------------|-------------|-----|----|-----|-----|-----|---|-----|----|-----|-----|-----|-----|---|---|-----|----|-----|------|---|-----|-------------|-----------|---|-----------------|-----|------|-----|---|-----|
|             | SSV         | v           | :           | SSZ |    | ę   | SSY | /   | ; | SSX | (  | S   | AMI | PLE | R_I | D |   | OFF | SE | T_Z |      |   | OFF | SE          | T_Y       |   | (               | OFF | SE   | т_х |   | +8  |
| C<br>T<br>W | C<br>T<br>Z | C<br>T<br>Y | C<br>T<br>X |     |    | LOI | О_В | IAS |   |     | [  | DSW | /   | I   | DSZ |   | [ | DSY | ,  | [   | DSX  | ( | R   | D<br>R      |           |   | DS <sup>-</sup> | Γ_G | PR   |     |   | +4  |
|             | Rsvo        | b           | SI          | М   | RI | М   | AC  | SR  |   |     | SR | C_G | PR  |     |     |   | F | RES | OU | RCE | E_IC | ) |     | F<br>W<br>Q | INS<br>MC | _ |                 | ΤE> | (_IN | IST |   | +0  |

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

Instruction Field  $TEX_INST = TEX_INST_GATHER4_0$ , opcode 23 (0x61).

# **Get Slopes Relative To Horizontal**

Instruction GET\_GRADIENTS\_H

Description Retrieve lopes relative to horizontal: X = dx/dh, Y = dy/dh, Z = dz/dh, W = dw/dh.

### Microcode

| 0 0 0                   | 0           | 0 0 | 0  | 0   | 0   | 0 | 0   | 0  | 0   | 0   | 0   | 0   | 0 | 0 | 0   | 0  | 0   | 0    | 0 | 0   | 0           | 0         | 0 | 0               | 0   | 0    | 0   | 0 | +12 |
|-------------------------|-------------|-----|----|-----|-----|---|-----|----|-----|-----|-----|-----|---|---|-----|----|-----|------|---|-----|-------------|-----------|---|-----------------|-----|------|-----|---|-----|
| SSW                     | S           | SZ  | :  | SSY | ,   | S | SSX | ,  | S   | AMI | PLE | R_I | D |   | OFF | SE | T_Z |      |   | OFF | SE          | T_Y       |   |                 | OFF | SE   | т_х |   | +8  |
| C C C<br>T T T<br>W Z Y | C<br>T<br>X |     | LO | )_В | IAS |   |     | C  | DSW | 1   |     | DSZ |   | [ | DSY |    | I   | DSX  | ( | R   | D<br>R      |           |   | DS <sup>-</sup> | T_G | PR   |     |   | +4  |
| Rsvd                    | SI          | M R | IM | AC  | SR  |   |     | SR | C_G | iPR |     |     |   | F | RES | ου | RCE | 5_1C | ) |     | F<br>W<br>Q | INS<br>MC | _ |                 | TE) | K_IN | IST |   | +0  |

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

Instruction Field TEX\_INST == TEX\_INST\_GET\_GRADIENTS\_H, opcode 7 (0x7).

# **Get Slopes Relative To Vertical**

Instruction GET\_GRADIENTS\_V

Description Retrieve slopes relative to vertical: X = dx/dv, Y = dy/dv, Z = dz/dv, W = dw/dv.

Microcode

| 0           | 0           | 0           | 0           | 0   | 0  | 0   | 0   | 0    | 0 | 0   | 0   | 0   | 0   | 0   | 0   | 0 | 0 | 0   | 0  | 0   | 0    | 0 | 0   | 0           | 0         | 0 | 0  | 0   | 0    | 0   | 0 | +12 |
|-------------|-------------|-------------|-------------|-----|----|-----|-----|------|---|-----|-----|-----|-----|-----|-----|---|---|-----|----|-----|------|---|-----|-------------|-----------|---|----|-----|------|-----|---|-----|
|             | SSV         | v           |             | SSZ | 2  |     | SSY | (    |   | SSX | C . | S   | AMI | PLE | R_I | D |   | OFF | SE | T_Z |      |   | OFF | SE          | T_Y       |   | Û  | OFF | SE   | т_х |   | +8  |
| C<br>T<br>W | C<br>T<br>Z | C<br>T<br>Y | C<br>T<br>X |     |    | LOI | )_В | SIAS |   |     | [   | DSV | /   | I   | DSZ |   | I | DSY | ,  | I   | DSX  | ( | R   | D<br>R      |           |   | DS | Г_G | PR   |     |   | +4  |
|             | Rsv         | d           | SI          | IM  | RI | IM  | AC  | SR   |   |     | SR  | C_G | PR  |     |     |   | F | RES | OU | RCE | E_10 | ) |     | F<br>W<br>Q | INS<br>MC | _ |    | TE> | K_IN | IST |   | +0  |

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

Instruction Field TEX\_INST == TEX\_INST\_GET\_GRADIENTS\_V, opcode 8 (0x8).

| L | nstr | uct  | tion  |   |     | G | ET_ | LOI  | )    |     |     |   |   |    |     |     |   |   |     |    |     |   |   |     |    |     |   |            |     |    |     |   |             |
|---|------|------|-------|---|-----|---|-----|------|------|-----|-----|---|---|----|-----|-----|---|---|-----|----|-----|---|---|-----|----|-----|---|------------|-----|----|-----|---|-------------|
| Ľ | Des  | crip | otioi | n |     | L |     | inte | o th | e X | Со  |   |   |    |     |     |   |   |     |    |     |   |   |     |    |     |   | etu<br>nto |     |    |     |   | oed<br>nent |
| ٨ | Лicr | 000  | ode   |   |     |   |     |      |      |     |     |   |   |    |     |     |   |   |     |    |     |   |   |     |    |     |   |            |     |    |     |   |             |
|   | 0    | 0    | 0     | 0 | 0   | 0 | 0   | 0    | 0    | 0   | 0   | 0 | 0 | 0  | 0   | 0   | 0 | 0 | 0   | 0  | 0   | 0 | 0 | 0   | 0  | 0   | 0 | 0          | 0   | 0  | 0   | 0 | +12         |
|   | s    | SW   | V     | : | SSZ | 2 | :   | SSY  | ,    |     | SSX | ( | S | AM | PLE | R_I | D |   | OFF | SE | T_Z | _ |   | OFF | SE | Т_Ү | , |            | OFF | SE | т_х |   | +8          |

### Get Computed Level of Detail For Pixels

C T Y C C T T W Z C T X D R LOD\_BIAS DSW DSZ DSY DSX R DST\_GPR +4 F INST\_ AC SR W TEX\_INST Rsvd SIM RIM SRC\_GPR RESOURCE\_ID +0 MOD Q

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

Instruction Field TEX\_INST == TEX\_INST\_GET\_COMP\_TEX\_LOD, opcode 6 (0x6).

# Get Number of Samples

Instruction

GET\_NUMBER\_OF\_SAMPLES

Description Gets and returns the number of samples.

### Microcode

| 0           | 0           | 0           | 0           | 0   | 0  | 0   | 0   | 0   | 0 | 0   | 0  | 0   | 0   | 0   | 0   | 0 | 0 | 0   | 0  | 0   | 0    | 0 | 0   | 0           | 0         | 0         | 0   | 0   | 0    | 0   | 0 | +12 |
|-------------|-------------|-------------|-------------|-----|----|-----|-----|-----|---|-----|----|-----|-----|-----|-----|---|---|-----|----|-----|------|---|-----|-------------|-----------|-----------|-----|-----|------|-----|---|-----|
| :           | SSV         | V           |             | SSZ | 2  | :   | SSY | /   | : | SSX | (  | S   | AMI | PLE | R_I | D |   | OFF | SE | T_Z |      |   | OFF | SE          | T_Y       | ,         |     | OFF | SE   | т_х |   | +8  |
| C<br>T<br>W | C<br>T<br>Z | C<br>T<br>Y | C<br>T<br>X |     |    | LOI | )_В | IAS |   |     | [  | DSW | /   | I   | DSZ |   | [ | DSY | ,  | I   | DSX  | ( | R   | D<br>R      |           |           | DS. | T_G | PR   |     |   | +4  |
| ļ           | Rsvo        | d           | SI          | М   | RI | IM  | AC  | SR  |   |     | SR | C_G | PR  |     |     |   | F | RES | OU | RCI | 5_IC | ) |     | F<br>W<br>Q | INS<br>MO | ST_<br>DD |     | TE  | K_IN | IST |   | +0  |

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

Instruction Field  $TEX_INST == TEX_INST_GET_NUMBER_OF_SAMPLES$ , opcode 5 (0x5).

### **Get Texture Resolution**

Instruction GET\_TEXTURE\_RESINFO

*Description* Retrieve width, height, depth, and number of mipmap levels.

### Microcode

| 0 0 0                   | 0           | 0   | 0  | 0   | 0   | 0   | 0  | 0   | 0  | 0   | 0   | 0   | 0   | 0 | 0 | 0   | 0  | 0   | 0    | 0 | 0   | 0           | 0        | 0         | 0  | 0   | 0    | 0   | 0 | +12 |
|-------------------------|-------------|-----|----|-----|-----|-----|----|-----|----|-----|-----|-----|-----|---|---|-----|----|-----|------|---|-----|-------------|----------|-----------|----|-----|------|-----|---|-----|
| SSW                     | ę           | SSZ |    | S   | SSY |     | Ċ, | SSX | ,  | S   | AMI | PLE | R_I | D |   | OFF | SE | T_Z |      |   | OFF | SE          | T_Y      | ,         |    | OFF | SE   | т_х |   | +8  |
| C C C<br>T T T<br>W Z Y | C<br>T<br>X |     | L  | _00 | )_В | IAS |    |     | C  | DSM | 1   | I   | DSZ | 2 | [ | DSY |    | [   | DSX  | ( | R   | D<br>R      |          |           | DS | Γ_G | PR   |     |   | +4  |
| Rsvd                    | SI          | М   | RI | M . | AC  | SR  |    |     | SR | C_G | iPR |     |     |   | F | RES | ΟU | RCE | =_IC | ) |     | F<br>W<br>Q | INS<br>M | ST_<br>DD |    | ΤE> | (_IN | IST |   | +0  |

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

Instruction Field TEX\_INST == TEX\_INST\_GET\_TEXTURE\_RESINFO, opcode 4 (0x4).

| Keep | Gradients |
|------|-----------|
|------|-----------|

| Instruction | KEEP_GRADIENTS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Compute the gradients from coordinates and store them. Using the provided address, the calculates the derivatives as they would be calculated in the sample instruction. It stores the derivatives for use by subsequent instructions that receive derivatives as extra parameters (for example: SAMPLE_D). Keep_Gradients is not meant to return data; however, unless masked or set to output constant 1 or 0 by the DS* fields, it returns the border color as determined by the sampler and resource. This instruction is equivalent to: |
|             | GetGradientsH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|             | GetGradientsV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|             | SetGradientsH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|             | SetGradientsV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

### Microcode

| 0 0 0                   | 0           | 0 0 | 0   | 0   | 0   | 0 | 0   | 0   | 0   | 0   | 0   | 0   | 0 | 0 | 0   | 0  | 0   | 0    | 0 | 0   | 0           | 0         | 0         | 0  | 0   | 0    | 0   | 0 | +12 |
|-------------------------|-------------|-----|-----|-----|-----|---|-----|-----|-----|-----|-----|-----|---|---|-----|----|-----|------|---|-----|-------------|-----------|-----------|----|-----|------|-----|---|-----|
| SSW                     | s           | SZ  |     | SSY | /   | S | SSX |     | S   | AMI | PLE | R_I | D | ( | OFF | SE | T_Z |      |   | OFF | SE          | T_Y       |           |    | OFF | SE   | т_х |   | +8  |
| C C C<br>T T T<br>W Z Y | C<br>T<br>X |     | LO  | D_B | IAS |   |     | ٦   | SW  | 1   | I   | DSZ |   | [ | DSY |    | I   | DSX  | ( | R   | D<br>R      |           |           | DS | T_G | SPR  |     |   | +4  |
| Rsvd                    | SIN         | N F | MIM | AC  | SR  |   |     | SRO | C_G | PR  |     |     |   | F | RES | ου | RCE | 5_1C | ) |     | F<br>W<br>Q | INS<br>MC | ST_<br>DD |    | TE  | X_IN | IST |   | +0  |

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

 $\label{eq:instruction} \textit{Field} \quad \texttt{TEX\_INST} == \texttt{TEX\_INST\_KEEP\_GRADIENTS}, \textit{opcode 10 (0xA)}.$ 

# Instruction LD Description Using an address of unsigned integers X, Y, Z, and W (where W is interpreted by the texture unit as LOD or LOD\_BIAS), this instruction fetches data from a buffer or texel without filtering. The source data can come from any resource type other than a cubemap. Microcode

| 0           | 0           | 0           | 0           | 0   | 0  | 0   | 0   | 0   | 0 | 0   | 0  | 0   | 0   | 0   | 0   | 0 | 0 | 0   | 0  | 0   | 0    | 0 | 0   | 0           | 0         | 0 | 0  | 0   | 0    | 0   | 0 | +12 |
|-------------|-------------|-------------|-------------|-----|----|-----|-----|-----|---|-----|----|-----|-----|-----|-----|---|---|-----|----|-----|------|---|-----|-------------|-----------|---|----|-----|------|-----|---|-----|
|             | SSV         | V           |             | SSZ | ,  | .,  | SSY | (   |   | SSX | 2  | S   | AMI | PLE | R_I | D |   | OFF | SE | T_Z |      |   | OFF | SE          | T_Y       | , |    | OFF | SE   | т_х |   | +8  |
| C<br>T<br>W | C<br>T<br>Z | C<br>T<br>Y | C<br>T<br>X |     |    | LOI | )_В | IAS |   |     | [  | DSW | /   |     | DSZ | - | [ | DSY | /  | I   | DSX  | ( | R   | D<br>R      |           |   | DS | T_G | iPR  |     |   | +4  |
|             | Rsv         | d           | SI          | IM  | RI | IM  | AC  | SR  |   |     | SR | C_G | PR  |     |     |   | F | RES | OU | RCI | E_10 | ) |     | F<br>W<br>Q | INS<br>MC | _ |    | TE> | K_IN | IST |   | +0  |

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

Instruction Field TEX\_INST == TEX\_INST\_LD, opcode 3 (0x3).

Load Texture Elements

#### Sample Texture

 Instruction
 SAMPLE

 Description
 Fetch a texture sample and do arithmetic on it. The RESOURCE\_ID field specifies the texture sample. The SAMPLER\_ID field specifies the arithmetic. The horizontal and vertical gradients for the source address are calculated by the hardware.

Microcode

| 0           | 0           | 0           | 0           | 0   | 0  | 0   | 0   | 0   | 0 | 0   | 0  | 0   | 0   | 0   | 0   | 0 | 0 | 0   | 0  | 0   | 0    | 0 | 0   | 0      | 0         | 0         | 0   | 0   | 0    | 0   | 0 | +12 |
|-------------|-------------|-------------|-------------|-----|----|-----|-----|-----|---|-----|----|-----|-----|-----|-----|---|---|-----|----|-----|------|---|-----|--------|-----------|-----------|-----|-----|------|-----|---|-----|
| Ş           | SSV         | V           |             | SSZ |    |     | SSY | /   |   | SSX | 2  | S   | AMI | PLE | R_I | D |   | OFF | SE | T_Z |      |   | OFF | SE     | T_Y       | ,         |     | OFF | SE   | т_х |   | +8  |
| C<br>T<br>W | C<br>T<br>Z | C<br>T<br>Y | C<br>T<br>X |     |    | LOI | )_В | IAS |   |     | [  | DSW | /   | I   | DSZ |   | I | DSY | /  | I   | DSX  | ( | R   | D<br>R |           |           | DS' | T_G | iPR  |     |   | +4  |
| F           | Rsva        | d           | SI          | М   | RI | IM  | AC  | SR  |   |     | SR | C_G | PR  |     |     |   | F | RES | OU | RCI | E_10 | ) |     | F W Q  | INS<br>MO | ST_<br>DD |     | TEX | K_IN | NST |   | +0  |

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

Instruction Field TEX\_INST == TEX\_INST\_SAMPLE, opcode 16 (0x10).

| Instruction | SAMPLE_C                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Fetch a texture sample and process it. The RESOURCE_ID field specifies the texture sample. The SAMPLER_ID field specifies the arithmetic. The horizontal and vertical gradients for the source address are calculated by the hardware.                                                                                                                                                       |
|             | This instruction compares the reference value in src0.W with the sampled value from memory. The reference value is converted to the source format before the compare. NANS are honored in the comparisons for formats supporting them, otherwise, they are converted to 0 or +/-MAX. A passing compare puts a 1.0 in the src0.X element. A failing compare puts a 0.0 in the src0.X element. |

#### Sample Texture with Comparison

Microcode

| 0           | 0           | 0           | 0           | 0   | 0        | 0   | 0   | 0   | 0 | 0   | 0  | 0   | 0   | 0   | 0   | 0 | 0 | 0   | 0  | 0   | 0    | 0 | 0   | 0           | 0         | 0 | 0   | 0   | 0    | 0   | 0 | +12 |
|-------------|-------------|-------------|-------------|-----|----------|-----|-----|-----|---|-----|----|-----|-----|-----|-----|---|---|-----|----|-----|------|---|-----|-------------|-----------|---|-----|-----|------|-----|---|-----|
| ç           | SSV         | V           |             | SSZ | <u>,</u> | .,  | SSY | /   |   | SSX | 2  | S   | AMI | PLE | R_I | D |   | OFF | SE | T_Z |      |   | OFF | SE          | T_Y       |   |     | OFF | SE   | т_х |   | +8  |
| C<br>T<br>W | C<br>T<br>Z | C<br>T<br>Y | C<br>T<br>X |     |          | LOI | )_В | IAS |   |     | Ľ  | DSW | /   | I   | DSZ |   | I | DSY | ,  | I   | DSX  | ( | R   | D<br>R      |           |   | DS. | T_G | PR   |     |   | +4  |
| F           | Rsvo        | d           | SI          | IM  | R        | IM  | AC  | SR  |   |     | SR | C_G | PR  |     |     |   | F | RES | OU | RCI | E_10 | ) |     | F<br>W<br>Q | INS<br>MC | _ |     | TEX | K_IN | IST |   | +0  |

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

Instruction Field TEX\_INST == TEX\_INST\_SAMPLE\_C, opcode 24 (0x18).

#### Sample Texture with Comparison and Gradient

 Instruction
 SAMPLE\_C\_G

 Description
 This instruction behaves exactly like the SAMPLE\_C instruction, except that instead of using the hardware-calculated horizontal and vertical gradients for the source address, the gradients are provided by software in the most recently executed set gradients H and set gradients V.

#### Microcode

| 0           | 0           | 0           | 0           | 0   | 0 | 0   | 0   | 0    | 0 | 0   | 0  | 0   | 0  | 0   | 0   | 0 | 0 | 0   | 0  | 0   | 0    | 0 | 0   | 0           | 0         | 0         | 0               | 0   | 0    | 0   | 0 | +12 |
|-------------|-------------|-------------|-------------|-----|---|-----|-----|------|---|-----|----|-----|----|-----|-----|---|---|-----|----|-----|------|---|-----|-------------|-----------|-----------|-----------------|-----|------|-----|---|-----|
| S           | ssv         | V           |             | SSZ | 2 | :   | SSY | (    | ; | SSX | (  | s   | AM | PLE | R_I | D |   | OFF | SE | T_Z |      |   | OFF | SE          | T_Y       | ,         |                 | OFF | SE   | т_х |   | +8  |
| C<br>T<br>W | C<br>T<br>Z | C<br>T<br>Y | C<br>T<br>X |     |   | LOI | )_В | SIAS |   |     | [  | DSV | /  |     | DSZ | 2 | Ι | DSY | ,  | I   | DSX  | < | R   | D<br>R      |           |           | DS <sup>.</sup> | T_G | PR   |     |   | +4  |
| F           | Rsv         | d           | s           | IM  | R | IM  | AC  | SR   |   |     | SR | C_G | PR |     |     |   | F | RES | OU | RCI | E_10 | ) |     | F<br>W<br>Q | INS<br>MO | ST_<br>DD |                 | TEX | K_IN | NST |   | +0  |

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

Instruction Field TEX\_INST == TEX\_INST\_SAMPLE\_C\_G, opcode 28 (0x1C).

Instruction SAMPLE\_C\_G\_LB

*Description* This instruction behaves exactly like the SAMPLE\_C\_G instruction, except that a constant bias value, placed in the instruction's LOD\_BIAS field by the compiler, is added to the computed LOD for the source address.

Microcode

| 0           | 0           | 0           | 0           | 0   | 0  | 0  | 0   | 0   | 0 | 0   | 0  | 0   | 0   | 0   | 0   | 0 | 0 | 0   | 0  | 0   | 0    | 0 | 0   | 0      | 0         | 0         | 0               | 0   | 0    | 0   | 0 | +12 |
|-------------|-------------|-------------|-------------|-----|----|----|-----|-----|---|-----|----|-----|-----|-----|-----|---|---|-----|----|-----|------|---|-----|--------|-----------|-----------|-----------------|-----|------|-----|---|-----|
| S           | ssv         | V           |             | SSZ | 2  | :  | SSY | /   | : | SSX | (  | S   | AMI | PLE | R_I | D |   | OFF | SE | T_Z |      |   | OFF | SE     | T_Y       | ,         |                 | OFF | SE   | т_х |   | +8  |
| C<br>T<br>W | C<br>T<br>Z | C<br>T<br>Y | C<br>T<br>X |     |    | LO | )_В | IAS |   |     | [  | DSW | /   | I   | DSZ | 2 | I | DSY |    | I   | DSX  | ( | R   | D<br>R |           |           | DS <sup>-</sup> | Γ_G | iPR  |     |   | +4  |
| F           | Rsvo        | d           | s           | IM  | RI | IM | AC  | SR  |   |     | SR | C_G | PR  |     |     |   | F | RES | OU | RCI | E_IC | ) |     | F≷Q    | INS<br>MO | ST_<br>DD |                 | ΤE> | K_IN | NST |   | +0  |

Format TEX WORDO (page 9-59), TEX WORD1 (page 9-62), and TEX WORD2 (page 9-63).

Instruction Field TEX\_INST == TEX\_INST\_SAMPLE\_C\_G\_LB, opcode 30 (0x1E).

# Instruction SAMPLE\_C\_L Description This instruction behaves exactly like the SAMPLE\_C instruction, except that the hardware-computed mipmap level of detail (LOD) is replaced with the LOD determined by the texture coordinate in src0.W.

#### Microcode

Sample Texture with LOD

| 0           | 0           | 0           | 0           | 0   | 0  | 0   | 0   | 0   | 0 | 0   | 0  | 0   | 0   | 0   | 0   | 0 | 0 | 0   | 0  | 0   | 0    | 0 | 0   | 0      | 0         | 0 | 0               | 0   | 0    | 0   | 0 | +12 |
|-------------|-------------|-------------|-------------|-----|----|-----|-----|-----|---|-----|----|-----|-----|-----|-----|---|---|-----|----|-----|------|---|-----|--------|-----------|---|-----------------|-----|------|-----|---|-----|
| ç           | SSV         | V           |             | SSZ |    | ę   | SSY | /   | ; | ssx | (  | s   | AMI | PLE | R_I | D |   | OFF | SE | T_Z |      |   | OFF | SE     | T_Y       | , |                 | OFF | SE   | т_х |   | +8  |
| C<br>T<br>W | C<br>T<br>Z | C<br>T<br>Y | C<br>T<br>X |     |    | LOI | )_В | IAS |   |     | [  | DSV | V   |     | DSZ |   | I | DSY |    | I   | DSX  | ( | R   | D<br>R |           |   | DS <sup>.</sup> | T_G | iPR  |     |   | +4  |
| F           | Rsva        | d           | SI          | М   | RI | М   | AC  | SR  |   |     | SR | C_G | PR  |     |     |   | F | RES | OU | RCI | E_IC | ) |     | F W Q  | INS<br>MC | _ |                 | TEX | K_IN | IST |   | +0  |

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

Instruction Field TEX\_INST == TEX\_INST\_SAMPLE\_C\_L, opcode 25 (0x19).

| IVIICI      |             | Jue         |    |     |   |     |     |     |   |     |    |     |    |     |     |   |   |     |    |     |      |   |     |             |           |   |    |     |      |     |   |     |
|-------------|-------------|-------------|----|-----|---|-----|-----|-----|---|-----|----|-----|----|-----|-----|---|---|-----|----|-----|------|---|-----|-------------|-----------|---|----|-----|------|-----|---|-----|
| 0           | 0           | 0           | 0  | 0   | 0 | 0   | 0   | 0   | 0 | 0   | 0  | 0   | 0  | 0   | 0   | 0 | 0 | 0   | 0  | 0   | 0    | 0 | 0   | 0           | 0         | 0 | 0  | 0   | 0    | 0   | 0 | +12 |
| ç           | SSV         | V           |    | SSZ | 2 | .,  | SSY | /   |   | SSX | (  | S   | AM | PLE | R_I | D |   | OFF | SE | T_Z | 2    |   | OFF | SE          | Т_Ү       | , |    | OFF | SE   | т_х | ( | +8  |
| C<br>T<br>W | C<br>T<br>Z | C<br>T<br>Y | Т  |     |   | LOI | )_В | IAS |   |     | [  | DSV | /  | I   | DSZ | 2 |   | DSY | /  |     | DS>  | < | R   | D<br>R      |           |   | DS | T_G | iPR  |     |   | +4  |
| F           | Rsvo        | d           | SI | IM  | R | IM  | AC  | SR  |   |     | SR | C_G | PR |     |     |   |   | RES | OU | RCI | E_10 | ) |     | F<br>W<br>Q | INS<br>MO | _ |    | TEX | <_IN | IST |   | +0  |

#### Sample Texture with LOD Bias

Instruction SAMPLE\_C\_LB

*Description* This instruction behaves exactly like the SAMPLE C instruction, except that a constant bias value, placed in the instruction's LOD\_BIAS field by the compiler, is added to the computed LOD for the source address.

#### Microcode

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

Instruction Field TEX\_INST == TEX\_INST\_SAMPLE\_C\_LB, opcode 26 (0x1A).

#### Sample Texture with LOD Zero

Instruction SAMPLE\_C\_LZ

Description This instruction behaves exactly like the SAMPLE\_C instruction, except that the mipmap level of detail (LOD) and fraction are forced to zero before level-clamping.

Microcode

| 0           | 0           | 0           | 0           | 0   | 0  | 0   | 0   | 0   | 0  | 0   | 0  | 0   | 0   | 0   | 0   | 0 | 0 | 0   | 0  | 0   | 0    | 0 | 0   | 0           | 0         | 0 | 0               | 0   | 0    | 0   | 0 | +12 |
|-------------|-------------|-------------|-------------|-----|----|-----|-----|-----|----|-----|----|-----|-----|-----|-----|---|---|-----|----|-----|------|---|-----|-------------|-----------|---|-----------------|-----|------|-----|---|-----|
| ę           | SSV         | V           | .,          | SSZ | ,  | ••  | SSY | /   | ., | ssx |    | S   | AMI | PLE | R_I | D |   | OFF | SE | T_Z |      |   | OFF | SE          | T_Y       | , |                 | OFF | SE   | т_х |   | +8  |
| C<br>T<br>W | C<br>T<br>Z | C<br>T<br>Y | C<br>T<br>X |     |    | LOI | )_В | IAS |    |     | [  | DSV | /   | I   | DSZ |   | I | DSY | ,  | I   | DSX  | ( | R   | D<br>R      |           |   | DS <sup>.</sup> | T_G | iPR  |     |   | +4  |
| I           | Rsvo        | d           | SI          | М   | RI | М   | AC  | SR  |    |     | SR | c_c | PR  |     |     |   | F | RES | OU | RCI | =_IC | ) |     | F<br>W<br>Q | INS<br>MC | _ |                 | TE> | K_IN | NST |   | +0  |

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

Instruction Field TEX\_INST == TEX\_INST\_SAMPLE\_C\_LZ, opcode 27 (0x1B).

This instruction behaves exactly like the SAMPLE instruction, except that instead of using the hardware-calculated horizontal and vertical gradients for the source address, the gradients

are provided by software in the last-executed SET\_GRADIENTS\_H and SET\_GRADIENTS\_V

| Mic         | roco        | ode         |             |     |    |     |     |     |   |     |    |     |     |     |     |   |   |     |    |     |      |   |     |             |           |   |                 |     |      |     |   |     |
|-------------|-------------|-------------|-------------|-----|----|-----|-----|-----|---|-----|----|-----|-----|-----|-----|---|---|-----|----|-----|------|---|-----|-------------|-----------|---|-----------------|-----|------|-----|---|-----|
| 0           | 0           | 0           | 0           | 0   | 0  | 0   | 0   | 0   | 0 | 0   | 0  | 0   | 0   | 0   | 0   | 0 | 0 | 0   | 0  | 0   | 0    | 0 | 0   | 0           | 0         | 0 | 0               | 0   | 0    | 0   | 0 | +12 |
| ę           | SSW         | V           |             | SSZ | 2  |     | SSY | /   | ; | ssx | ,  | S   | AMI | PLE | R_I | D |   | OFF | SE | T_Z |      |   | OFF | SE          | T_Y       | · |                 | OFF | SE   | T_X |   | +8  |
| C<br>T<br>W | C<br>T<br>Z | C<br>T<br>Y | C<br>T<br>X |     |    | LOI | )_В | IAS |   |     | [  | DSW | /   | [   | DSZ |   | I | DSY | ,  | I   | DSX  | ( | R   | D<br>R      |           |   | DS <sup>-</sup> | Γ_G | PR   |     |   | +4  |
| F           | Rsvo        | ł           | SI          | M   | RI | Μ   | AC  | SR  |   |     | SR | C_G | PR  |     |     |   | F | RES | ου | RCI | E_IC | ) |     | F<br>W<br>Q | INS<br>MC | _ |                 | TEX | (_IN | IST |   | +0  |

#### Sample Texture with Gradient

SAMPLE G

instructions.

Instruction

Description

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

Instruction Field TEX\_INST == TEX\_INST\_SAMPLE\_G opcode 20 (0x14).

| Sample Texture with Gr | adient and LOD Bias |
|------------------------|---------------------|
|------------------------|---------------------|

 Instruction
 SAMPLE\_G\_LB

 Description
 This instruction behaves exactly like the SAMPLE\_G instruction, except that a constant bias value, placed in the instruction's LOD\_BIAS field by the compiler, is added to the computed LOD for the source address.

Microcode

| 0           | 0           | 0           | 0           | 0   | 0  | 0   | 0   | 0    | 0  | 0   | 0  | 0   | 0   | 0   | 0   | 0 | 0 | 0   | 0  | 0   | 0    | 0 | 0   | 0      | 0         | 0         | 0   | 0   | 0    | 0   | 0 | +12 |
|-------------|-------------|-------------|-------------|-----|----|-----|-----|------|----|-----|----|-----|-----|-----|-----|---|---|-----|----|-----|------|---|-----|--------|-----------|-----------|-----|-----|------|-----|---|-----|
| Ş           | SSV         | V           |             | SSZ |    |     | SSI | (    | ., | SSX | (  | S   | AMI | PLE | R_I | D |   | OFF | SE | T_Z |      |   | OFF | SE     | T_Y       | /         |     | OFF | SE   | т_х |   | +8  |
| C<br>T<br>W | C<br>T<br>Z | C<br>T<br>Y | C<br>T<br>X |     |    | LOI | D_E | SIAS |    |     | [  | DSV | /   | I   | DSZ |   | I | DSY | /  | I   | DSX  | ( | R   | D<br>R |           |           | DS' | T_G | iPR  |     |   | +4  |
| F           | Rsva        | d           | S           | М   | RI | IM  | AC  | SR   |    |     | SR | C_G | PR  |     |     |   | F | RES | OU | RCI | E_10 | ) |     | F W Q  | INS<br>MO | ST_<br>OD |     | TEX | K_IN | IST |   | +0  |

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

Instruction Field TEX\_INST == TEX\_INST\_SAMPLE\_G\_LB, opcode 22 (0x16).

# Instruction SAMPLE\_L Description This instruction behaves exactly like the SAMPLE instruction, except that the hardwarecomputed mipmap level of detail (LOD) is replaced with the LOD determined by the texture coordinate in src0.W.

#### Sample Texture with LOD

Microcode

| 0           | 0           | 0           | 0           | 0   | 0  | 0   | 0   | 0   | 0 | 0   | 0  | 0   | 0   | 0   | 0   | 0 | 0 | 0   | 0  | 0   | 0    | 0 | 0   | 0           | 0         | 0 | 0               | 0   | 0    | 0   | 0 | +12 |
|-------------|-------------|-------------|-------------|-----|----|-----|-----|-----|---|-----|----|-----|-----|-----|-----|---|---|-----|----|-----|------|---|-----|-------------|-----------|---|-----------------|-----|------|-----|---|-----|
|             | SSV         | V           |             | SSZ | -  | :   | SSI | (   | ; | SSX | (  | S   | AMI | PLE | R_I | D |   | OFF | SE | T_Z |      |   | OFF | SE          | T_Y       | , |                 | OFF | SE   | т_х |   | +8  |
| C<br>T<br>W | C<br>T<br>Z | C<br>T<br>Y | C<br>T<br>X |     |    | LOI | D_B | IAS |   |     | ٦  | DSW | /   | I   | DSZ |   | I | DSY |    | I   | DSX  | ( | R   | D<br>R      |           |   | DS <sup>-</sup> | Γ_G | iPR  |     |   | +4  |
| I           | Rsv         | d           | SI          | IM  | RI | IM  | AC  | SR  |   |     | SR | C_G | PR  |     |     |   | F | RES | OU | RCI | E_IC | ) |     | F<br>W<br>Q | INS<br>MO | _ |                 | TEX | K_IN | IST |   | +0  |

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

Instruction Field  $TEX_INST = TEX_INST_SAMPLE_L$ , opcode 17 (0x11).

| De          | scrij       | ptio        | n           |     | V  | alue | e, p | lac  | ed |     | ne i | nstr | ruct | ion |     |   |   | SAM<br>As f |    |     |      |   |     |        |           |           |    |     |      |     |   | s<br>uted |
|-------------|-------------|-------------|-------------|-----|----|------|------|------|----|-----|------|------|------|-----|-----|---|---|-------------|----|-----|------|---|-----|--------|-----------|-----------|----|-----|------|-----|---|-----------|
| Mic         | croc        | ode         |             |     |    |      |      |      |    |     |      |      |      |     |     |   |   |             |    |     |      |   |     |        |           |           |    |     |      |     |   |           |
| 0           | 0           | 0           | 0           | 0   | 0  | 0    | 0    | 0    | 0  | 0   | 0    | 0    | 0    | 0   | 0   | 0 | 0 | 0           | 0  | 0   | 0    | 0 | 0   | 0      | 0         | 0         | 0  | 0   | 0    | 0   | 0 | +12       |
|             | SSV         | N           |             | SSZ | 2  | ;    | SSY  | (    |    | SSX | (    | S    | AM   | PLE | R_I | D |   | OFF         | SE | T_Z | 2    |   | OFF | SE     | т_ү       | ,         |    | OFF | SE   | т_х | , | +8        |
| C<br>T<br>W | C<br>T<br>Z | C<br>T<br>Y | C<br>T<br>X |     |    | LOI  | D_B  | SIAS | ;  |     | [    | DSW  | V    |     | DSZ | 2 |   | DSY         | ,  |     | DS>  | ( | R   | D<br>R |           |           | DS | T_G | PR   |     |   | +4        |
|             | Rsv         | d           | SI          | IM  | RI | IM   | AC   | SR   |    |     | SR   | C_G  | PR   |     |     |   |   | RES         | OU | RCI | E_IC | ) |     | F W Q  | INS<br>MO | ST_<br>DD |    | TEX | <_IN | IST |   | +0        |

#### Sample Texture with LOD Bias

SAMPLE LB

Instruction

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

Instruction Field  $TEX_INST = TEX_INST_SAMPLE_LB$ , opcode 18 (0x12).

| - | 200    | onp    | ///01  | ,      |     |   |    |     | .OD |   |     |   |     |    |     |      |   |   |     |    |     |     |   |     |    |     | inat |     |     | ipin |
|---|--------|--------|--------|--------|-----|---|----|-----|-----|---|-----|---|-----|----|-----|------|---|---|-----|----|-----|-----|---|-----|----|-----|------|-----|-----|------|
| I | Micı   | 000    | ode    |        |     |   |    |     |     |   |     |   |     |    |     |      |   |   |     |    |     |     |   |     |    |     |      |     |     |      |
|   | 0      | 0      | 0      | 0      | 0   | 0 | 0  | 0   | 0   | 0 | 0   | 0 | 0   | 0  | 0   | 0    | 0 | 0 | 0   | 0  | 0   | 0   | 0 | 0   | 0  | 0   | 0    | 0   | 0   | 0    |
|   | S      | SSN    | v      |        | SSZ | 2 |    | SSY | (   | : | SSX | ( | s   | AM | PLE | R_I  | D |   | OFF | SE | T_Z |     |   | OFF | SE | T_Y |      |     | OFF | SE   |
|   | C<br>T | C<br>T | C<br>T | C<br>T |     |   | 10 | пв  |     |   |     |   | ารข | v  |     | 0.97 | 7 |   | ns) | ,  |     | าระ | , | R   | D  |     |      | DS. | ΤG  | PR   |

## Sample Texture with LOD Zero

SAMPLE LZ

Instruction

This instruction behaves exactly like the SAMPLE instruction, except that the mipmap level of Description

> +12 0 0

| S           | SN          | V           |             | SSZ |    | S    | SY   |     | SSX | (   | SAM   | PLER_I | D | OFFSE | T_Z    | ( | OFF | SE          | T_Y          | OFFSET_X | +8 |
|-------------|-------------|-------------|-------------|-----|----|------|------|-----|-----|-----|-------|--------|---|-------|--------|---|-----|-------------|--------------|----------|----|
| C<br>T<br>W | C<br>T<br>Z | C<br>T<br>Y | C<br>T<br>X |     | L  | _OD  | )_BI | IAS |     |     | DSW   | DSZ    | 2 | DSY   | DS)    | × | R   | D<br>R      |              | DST_GPR  | +4 |
| R           | Rsvo        | ł           | S           | IM  | RI | VI A | ٩C   | SR  |     | SRO | C_GPR |        |   | RESOU | RCE_II | D |     | F<br>W<br>Q | INST_<br>MOD | TEX_INST | +0 |

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

Instruction Field TEX\_INST == TEX\_INST\_SAMPLE\_LZ, opcode 19 (0x13).

#### Set Horizontal Gradients

Instruction SET\_GRADIENTS\_H

Description Set horizontal gradients specified by X, Y, Z coordinates.

#### Microcode

| 0 0               | 0           | 0           | 0   | 0  | 0   | 0   | 0   | 0 | 0   | 0  | 0   | 0  | 0   | 0   | 0 | 0 | 0   | 0  | 0   | 0    | 0 | 0   | 0           | 0         | 0         | 0               | 0   | 0    | 0   | 0 | +12 |
|-------------------|-------------|-------------|-----|----|-----|-----|-----|---|-----|----|-----|----|-----|-----|---|---|-----|----|-----|------|---|-----|-------------|-----------|-----------|-----------------|-----|------|-----|---|-----|
| SSW               | V           | :           | SSZ |    | :   | SSY | /   | : | SSX | (  | S   | AM | PLE | R_I | D |   | OFF | SE | T_Z |      |   | OFF | SE          | T_Y       | ,         |                 | OFF | SE   | т_х |   | +8  |
| C C<br>T T<br>W Z | C<br>T<br>Y | C<br>T<br>X |     |    | LOI | )_В | IAS |   |     | C  | DSW | /  |     | DSZ | 2 | I | JSY | ,  | I   | DSX  | ( | R   | D<br>R      |           |           | DS <sup>-</sup> | Г_G | PR   |     |   | +4  |
| Rsvo              | d           | SI          | М   | RI | IM  | AC  | SR  |   |     | SR | C_G | PR |     |     |   | F | RES | OU | RCI | E_10 | ) |     | F<br>W<br>Q | INS<br>MO | ST_<br>DD |                 | TE> | (_IN | IST |   | +0  |

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

Instruction Field  $TEX_INST == TEX_INST_SET_GRADIENTS_H$ , opcode 11 (0xB).

#### **Set Vertical Gradients**

Instruction SET\_GRADIENTS\_V

Description Set vertical gradients specified by X, Y, Z coordinates.

#### Microcode

| 0           | 0           | 0           | 0           | 0   | 0 | 0   | 0   | 0   | 0 | 0   | 0   | 0   | 0   | 0   | 0   | 0 | 0 | 0   | 0  | 0   | 0    | 0 | 0   | 0           | 0         | 0         | 0               | 0   | 0    | 0   | 0 | +12 |
|-------------|-------------|-------------|-------------|-----|---|-----|-----|-----|---|-----|-----|-----|-----|-----|-----|---|---|-----|----|-----|------|---|-----|-------------|-----------|-----------|-----------------|-----|------|-----|---|-----|
|             | SSV         | V           |             | SSZ | 2 |     | SSY | /   |   | SSX | C . | S   | AMI | PLE | R_I | D |   | OFF | SE | T_Z |      |   | OFF | SE          | T_Y       | ,         |                 | OFF | SE   | т_х |   | +8  |
| C<br>T<br>W | C<br>T<br>Z | C<br>T<br>Y | C<br>T<br>X |     |   | LOI | )_В | IAS |   |     | C   | DSW | /   |     | DSZ |   | I | JSY | ,  | I   | DSX  | ( | R   | D<br>R      |           |           | DS <sup>-</sup> | Γ_G | PR   |     |   | +4  |
| I           | Rsv         | d           | s           | IM  | R | IM  | AC  | SR  |   |     | SR  | C_G | PR  |     |     |   | F | RES | OU | RCI | 5_1C | ) |     | F<br>W<br>Q | INS<br>M( | ST_<br>DD |                 | TE> | (_IN | IST |   | +0  |

Format TEX\_WORD0 (page 9-59), TEX\_WORD1 (page 9-62), and TEX\_WORD2 (page 9-63).

Instruction Field TEX\_INST == TEX\_INST\_SET\_GRADIENTS\_V, opcode 12 (0xC).

#### Set Texture Offsets

Instruction

SET\_TEXTURE\_OFFSETS

Description Sets texture offsets from a GPR for use with gather4\_o and gather4\_c\_o.

Microcode

| C<br>T<br>W | C<br>T<br>Z | Т  | - | C<br>T<br>X |   | LO  | )_В | IAS | DSW     | DSZ | DSY   | DSX    | R | D<br>R      |              | DST_GPR  | +4 |
|-------------|-------------|----|---|-------------|---|-----|-----|-----|---------|-----|-------|--------|---|-------------|--------------|----------|----|
|             | Rsv         | /d |   | SI          | И | RIM | AC  | SR  | SRC_GPR |     | RESOU | RCE_ID |   | F<br>W<br>Q | INST_<br>MOD | TEX_INST | +0 |

Format TEX\_WORD0 (page 9-59) and TEX\_WORD1 (page 9-62).

Instruction Field TEX\_INST == TEX\_INST\_SET\_TEXTURE\_OFFSETS, opcode 9 (0x9).

# 8.4 Memory Read Instructions

All of the instructions in this section have a mnemonic that begins with  $MEM_OP_RD$  in the  $MEM_OP$  field of their microcode formats.

#### Read Scatter Buffer

Instruction

*Description* Read the scatter buffer.

MEM RD SCATTER

Microcode

| 0           | 0           | 0 | 0   | 0   | 0   | 0   | 0   | 0      | 0 | 0 | 0  | 0      | 0  | 0 | 0   | 0 | 0    | 0   | 0 | 0 | 0   | 0   | 0  | 0           | 0    | 0   | 0               | 0   | 0    | 0  | 0 | +12 |
|-------------|-------------|---|-----|-----|-----|-----|-----|--------|---|---|----|--------|----|---|-----|---|------|-----|---|---|-----|-----|----|-------------|------|-----|-----------------|-----|------|----|---|-----|
|             |             |   |     | AR  | RA  | Y_S | IZE |        |   |   |    | M<br>F | R  | E | S   | F | Rsvo | ł   |   |   |     |     | A  | RR/         | AY_I | BAS | E               |     |      |    |   | +8  |
| S<br>M<br>A | F<br>C<br>A | N | FA  | [   | DAT | A_F | OR  | MA     | Г | R | [  | DSV    | V  |   | DSZ | 2 | I    | DSY | / | I | DSX | (   | R  | D<br>R      |      |     | DS <sup>-</sup> | T_G | iPR  |    |   | +4  |
| R           | svd         | в | JRS | T_C | NT  | S   | SX  | S<br>R |   |   | SR | C_G    | PR |   |     | R | MF   | RS  | Ι | U | ME  | EM_ | OP | F<br>W<br>Q | E    | S   |                 | VC  | C_IN | ST |   | +0  |

Format MEM\_RD\_WORD0 (page 9-64), MEM\_RD\_WORD1 (page 9-66), and MEM\_RD\_WORD2 (page 9-68).

Instruction Field  $MEM_OP == MEM_RD_SCATTER$ , opcode 2 (0x2).

#### **Read Scratch Buffer**

Instruction MEM\_RD\_SCRATCH

Description Read the scratch (temporary) buffer.

Microcode

| 0           | 0           | 0  | 0   | 0    | 0   | 0   | 0   | 0      | 0 | 0 | 0  | 0      | 0   | 0 | 0   | 0 | 0    | 0   | 0 | 0 | 0   | 0   | 0  | 0           | 0   | 0   | 0               | 0   | 0   | 0  | 0 | +12 |
|-------------|-------------|----|-----|------|-----|-----|-----|--------|---|---|----|--------|-----|---|-----|---|------|-----|---|---|-----|-----|----|-------------|-----|-----|-----------------|-----|-----|----|---|-----|
|             |             |    |     | AR   | RA۱ | r_s | IZE |        |   |   |    | M<br>F | R   | E | S   | F | Rsvd | I   |   |   |     |     | A  | RR/         | Y_I | BAS | E               |     |     |    |   | +8  |
| S<br>M<br>A | F<br>C<br>A | NF | Ā   | C    | DAT | A_F | OR  | MA     | Г | R | Ľ  | DSV    | /   |   | DSZ | 2 | Ľ    | DSY |   | I | DSX | (   | R  | D<br>R      |     |     | DS <sup>-</sup> | T_G | PR  |    |   | +4  |
| Rs          | vd          | BL | IRS | T_CI | NT  | S   | SX  | S<br>R |   |   | SR | C_G    | iPR |   |     | R | MF   | RS  | I | U | ME  | EM_ | OP | F<br>W<br>Q | E   | S   |                 | VC  | _IN | ST |   | +0  |

Format MEM\_RD\_WORD0 (page 9-64), MEM\_RD\_WORD1 (page 9-66), and MEM\_RD\_WORD2 (page 9-68).

 $\label{eq:linear_interm} \textit{Instruction Field} \quad \texttt{MEM_OP} \ == \ \texttt{MEM_RD}\_\texttt{SCRATCH}, \ \texttt{opcode} \ 0 \ (0x0).$ 

# 8.5 Data Share Read/Write Instructions

All of the instructions in this section have a mnemonic that begins with  $MEM_OP_$  in the  $MEM_OP$  field of their microcode formats.

#### **Global Data Share Write**

| Instruction | MEM_GDS                                                              |
|-------------|----------------------------------------------------------------------|
| Description | Global data sharing read or write. Use only in a CF_INST_GDS clause. |

Microcode

| 0           | 0    | 0 | 0   | 0    | 0 | 0  | 0   | 0 | 0    | 0    | 0  | 0   | 0  | 0 | 0 | 0  | 0   | 0   | 0   | 0    | 0   | 0   | 0  | 0    | 0    | 0 | 0    | 0   | 0    | 0    | 0 | +12 |
|-------------|------|---|-----|------|---|----|-----|---|------|------|----|-----|----|---|---|----|-----|-----|-----|------|-----|-----|----|------|------|---|------|-----|------|------|---|-----|
|             |      |   |     |      |   |    |     | F | Rese | erve | d  |     |    |   |   |    |     |     |     | D    | s_۱ | N   | C  | os_z | Z    | C | os_` | Y   | 0    | os_z | x | +8  |
| B<br>F<br>R | AC   |   | UAV | /_ID | ) | UI | М   | R |      |      | SR | C_G | PR |   |   | R  |     | C   | GDS | 5_OI | Þ   |     | DF | RM   |      |   | DS'  | T_G | iPR  |      |   | +4  |
| ł           | Rsve | d |     | SSZ  |   |    | SSY | , |      | SSX  |    | SF  | RM |   |   | SR | C_G | iPR |     |      | ME  | EM_ | OP | ļ    | Rsva | ł |      | ME  | M_II | NST  |   | +0  |

 Format
 MEM\_GDS\_WORD0 (page 9-69), MEM\_GDS\_WORD1 (page 9-71), and MEM\_GDS\_WORD2 (page 9-74).

 Instruction Field
 MEM\_OP == MEM\_GDS, opcode 4 (0x4).

#### **Tesselation Buffer Write**

Instruction

MEM\_TF\_WRITE

Description Writes to a tesselation buffer. Use only in a CF\_INST\_GDS clause.

Microcode

| 0 0 0          | 0 0 0  | 0 0    | 0    | 0 0     | 0   | 0     | 0    | 0    | 0 0  | 0   | 0   | 0    | 0   | 0    | 0    | 0    | 0    | 0    | 0  | 0               | 0   | 0           | 0    | 0    | +12   |
|----------------|--------|--------|------|---------|-----|-------|------|------|------|-----|-----|------|-----|------|------|------|------|------|----|-----------------|-----|-------------|------|------|-------|
|                |        |        | F    | Reserve | d   |       |      |      |      |     |     |      | D   | s_v  | N    | C    | )S_2 | Z    | D  | s_`             | Y   | C           | os_: | x    | +8    |
| B<br>F AC<br>R | UAV_ID | UIM    | R    |         | SRO | C_GF  | ۶R   |      | R    |     | C   | GDS  | _OI | Þ    |      | DF   | RM   |      |    | DS <sup>-</sup> | T_G | iPR         |      |      | +4    |
| Rsvd           | SSZ    | SSY    | /    | SSX     | (   | SRN   | Л    |      | SF   | c_c | SPR |      |     | ME   | EM_( | OP   | F    | Rsvc | 1  |                 | MEI |             | NST  |      | +0    |
| Format         | М      | EM_GDS | 5_W0 | DRDO (  | pag | e 9-6 | 69), | , ME | M_GE | s_w | ORD | 1 (p | bag | e 9- | 71)  | , ar | nd M | /IEM | GD | s_W             | ORI | )2 <b>(</b> | pag  | je 9 | -74). |

*Instruction Field* MEM\_OP == MEM\_TF\_WRITE, opcode 5 (0x5).

#### **Global Data Share Write**

Instruction

GLOBAL\_DS\_WRITE

*Description* Data sharing between compute units.

Microcode

| 0           | 0   | 0 | 0   | 0    | 0        | 0        | 0   | 0 | 0    | 0    | 0  | 0   | 0  | 0 | 0        | 0  | 0   | 0  | 0   | 0  | 0   | 0   | 0  | 0    | 0    | 0 | 0    | 0   | 0    | 0    | 0 | +12 |
|-------------|-----|---|-----|------|----------|----------|-----|---|------|------|----|-----|----|---|----------|----|-----|----|-----|----|-----|-----|----|------|------|---|------|-----|------|------|---|-----|
|             | -   |   |     |      | <u>.</u> | <u>.</u> |     | F | Rese | erve | d  |     |    |   | <u>.</u> |    |     |    |     | D  | s_\ | N   | ٦  | os_z | Z    | C | os_` | Y   | ۵    | os_> | K | +8  |
| B<br>F<br>R | AC  |   | UAV | /_ID | )        | U        | М   | R |      |      | SR | C_G | PR |   |          | R  |     | C  | SDS | _0 | D   |     | DF | RM   |      |   | DS   | T_G | PR   |      |   | +4  |
|             | Rsv | d | :   | SSZ  | 2        |          | SSY |   |      | SSX  |    | SF  | RM |   |          | SR | C_G | PR |     |    | ME  | EM_ | OP | I    | Rsvo | t |      | ME  | M_II | NST  |   | +0  |

Format MEM\_GDS\_WORD0 (page 9-69), MEM\_GDS\_WORD1 (page 9-71), and MEM\_GDS\_WORD2 (page 9-74).

Instruction Field MEM\_OP == MEM\_GDS, opcode 4 (0x4)

#### **Global Data Share Read**

Instruction

GLOBAL\_DS\_READ

Description Data sharing between compute units.

Microcode

| 0           | 0   | 0 | 0   | 0    | 0 | 0 | 0   | 0 | 0    | 0    | 0  | 0   | 0  | 0 | 0 | 0  | 0   | 0   | 0   | 0  | 0   | 0   | 0  | 0   | 0    | 0 | 0               | 0   | 0   | 0    | 0 | +12 |
|-------------|-----|---|-----|------|---|---|-----|---|------|------|----|-----|----|---|---|----|-----|-----|-----|----|-----|-----|----|-----|------|---|-----------------|-----|-----|------|---|-----|
|             |     |   |     |      |   |   |     | F | Rese | erve | d  |     |    |   |   |    |     |     |     | D  | s_\ | N   | ۵  | os_ | Z    | ٦ | os_`            | Y   | ٦   | os_x | × | +8  |
| B<br>F<br>R | AC  |   | UAV | /_ID |   | U | IM  | R |      |      | SR | C_@ | PR |   |   | R  |     | C   | GDS | _0 | Þ   |     | DF | RM  |      |   | DS <sup>.</sup> | T_G | PR  |      |   | +4  |
|             | Rsv | d | ;   | SSZ  | , |   | SSY | / |      | SSX  | (  | SF  | RM |   |   | SR | C_G | iPR |     |    | ME  | EM_ | OP |     | Rsvo | ł |                 | ME  | M_I | NST  |   | +0  |

 Format
 MEM\_GDS\_WORD0 (page 9-69), MEM\_GDS\_WORD1 (page 9-71), and MEM\_GDS\_WORD2 (page 9-74).

 Instruction Field
 MEM\_OP == MEM\_GDS, opcode 4 (0x4)

# 8.6 Local Data Share (LDS) Instructions

#### LDS Indexed Operation

| Instruction | LDS_IDX_OP                                                                                                                                                                                              |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Issues an LDS indexed read/write/atomic operation. Supported only in the x element.<br>Indexed operations are responsible for the address calculation of store, indexed read, and<br>atomic operations. |

Microcode

| 03       | DC           | 0<br>2 | O<br>0      | I    | LDS_OF | D           | BS  | ALU_INST | 01 | S2C | S<br>2<br>R | SRC2_SEL | +4 |
|----------|--------------|--------|-------------|------|--------|-------------|-----|----------|----|-----|-------------|----------|----|
| LA<br>ST | PRED<br>_SEL |        | DEX_<br>ODE | · 05 | S1C    | S<br>1<br>R | SRO | C1_SEL   | 04 | SOC | S<br>0<br>R | SRC0_SEL | +0 |

Format ALU WORDO LDS IDX OP (page 9-41) and ALU WORD1 LDS IDX OP (page 9-44).

Instruction Field ALU\_INST == OP3\_INST\_LDS\_IDX\_OP, opcode 17 (0x11).

where:

BS = BANK\_SWIZZLE DC = DST\_CHAN IM = INDEX\_MODE L = LAST O# = IDX\_OFFSET\_# PS = PRED\_SEL S0C = SRC0\_CHAN S0R = SRC0\_REL S1C = SRC1\_CHAN S1R = SRC1\_REL S2C = SRC2\_CHAN S2R = SRC2\_REL

If the LDS\_IDX\_OP instruction is placed in the ALU\_INST field, the LDS\_OP field can take any of the following LDS instructions (Table 8.11).

| LDS Instruction                   | Description (C-Function Equivalent)                                      | OP   |
|-----------------------------------|--------------------------------------------------------------------------|------|
| LDS_ADD                           | LDS(dst) += src                                                          | 1A1D |
| LDS_ADD_RET                       | LDS(dst) += src                                                          | 1A1D |
| LDS_AND                           | LDS(dst) &= src                                                          | 1A1D |
| LDS_AND_RET                       | LDS(dst) &= src                                                          | 1A1D |
| LDS_ATOMIC_ORDERED_<br>ALLOC_RET  | This instructions is for global data share (GDS) only.                   | 1A   |
| LDS_BYTE_READ_RET                 | OQA = SignExtend(LDS(dst)[7:0])                                          | 1A   |
| LDS_BYTE_WRITE                    | LDS(dst) = src[7:0]                                                      | 1A1D |
| LDS_CMP_STORE                     | LDS(dst) = (LDS(dst) == cmp) ? src : LDS(dst)                            | 1A2D |
| LDS_CMP_STORE_SPF                 | LDS(dst) = (LDS(dst) == cmp) ? src : LDS(dst)                            | 1A2D |
| LDS_CMP_XCHG_RET                  | (LDS(dst) == cmp) ? LDS(dst) = src : LDS(dst) = LDS(dst)                 | 1A2D |
| LDS_CMP_XCHG_SPF_RET <sup>1</sup> | (LDS(dst) == cmp) ? LDS(dst) = src : LDS(dst) = LDS(dst)                 | 1A2D |
| LDS_DEC                           | LDS(dst) = ((LDS(dst) == 0)    (LDS(dst) > src)) ? src : LDS(dst)<br>- 1 | 1A1D |
| LDS_DEC_RET                       | LDS(dst) (LDS(dst) == 0)    (LDS(dst) > src) ? src : LDS(dst) - 1        | 1A1D |
| LDS_INC                           | (LDS(dst) >= src ? LDS(dst) = 0) : LDS(dst) ++                           | 1A1D |
| LDS_INC_RET                       | (LDS(dst) >= src) ? LDS(dst) = 0 : LDS(dst) ++                           | 1A1D |
| LDS_MAX_INT                       | LDS(dst) = max (LDS(dst), src)                                           | 1A1D |
| LDS_MAX_INT_RET                   | LDS(dst) = max (LDS(dst), src)                                           | 1A1D |
| LDS_MAX_UINT                      | LDS(dst) =max (LDS(dst), src)                                            | 1A1D |
| LDS_MAX_UINT_RET                  | LDS(dst) = max (LDS(dst), src)                                           | 1A1D |
| LDS_MIN_INT                       | LDS(dst) = min (LDS(dst), src)                                           | 1A1D |
| LDS_MIN_INT_RET                   | LDS(dst) = min (LDS(dst), src)                                           | 1A1D |
| LDS_MIN_UINT                      | LDS(dst) = min (LDS(dst), src)                                           | 1A1D |
| LDS_MIN_UINT_RET                  | LDS(dst) = min (LDS(dst), src)                                           | 1A1D |
| LDS_MSKOR                         | LDS(dst) = ((LDS(dst) &~msk)   src)                                      | 1A1D |
| LDS_MSKOR_RET                     | LDS(dst) = (LDS(dst) & ~msk)   src                                       | 1A2D |
| LDS_OR                            | LDS(dst)  = src                                                          | 1A1D |
| LDS_OR_RET                        | LDS(dst)  = src                                                          | 1A1D |
| LDS_READ_REL_RET                  | tmp = dst + LDS_IDX_OFFSET; OQA = LDS(dst), OQB = LDS(tmp)               | 1A   |
| LDS_READ_RET                      | OQA =LDS(dst)                                                            | 1A   |
| LDS_READ2_RET                     | OQA = LDS(dst0), OQB = LDS(dst1)                                         | 2A   |
| LDS_READWRITE_RET                 | OQA = LDS(dst0), LDS(dst1 = data)                                        | 2A1D |
| LDS_RSUB                          | LDS(dst) = src - LDS(dst)                                                | 1A1D |
| LDS_RSUB_RET                      | LDS(dst) = src - LDS(dst)                                                | 1A1D |
| LDS_SHORT_READ_RET                | OQA = SignExtend(LDS(dst) [15:0]}                                        | 1A   |
| LDS_SHORT_WRITE                   | LDS(dst) = src[15:0]                                                     | 1A1D |
| LDS_SUB                           | LDS(dst) = LDS(dst) - src                                                | 1A1D |
| LDS_SUB_RET                       | LDS(dst) = LDS(dst) - src                                                | 1A1D |

|  | Table 8.11 | LDS Instructions | for the LDS | OP Field |
|--|------------|------------------|-------------|----------|
|--|------------|------------------|-------------|----------|

Local Data Share (LDS) Instructions Copyright © 2011 Advanced Micro Devices, Inc. All rights reserved.

| LDS Instruction     | Description (C-Function Equivalent)              | OP   |
|---------------------|--------------------------------------------------|------|
| LDS_UBYTE_READ_RET  | OQA = {24'h0, LDS(dst)[7:0]}                     | 1A   |
| LDS_USHORT_READ_RET | OQA = {16'h0, LDS(dst) [15:0]}                   | 1A   |
| LDS_WRITE           | LDS(dst) = src                                   | 1A1D |
| LDS_WRITE_REL       | LDS(dst) = src0, LDS(tmp) = src1                 | 1A2D |
| LDS_WRITE2          | LDS(dst) = src0, LDS(tmp) = src1                 | 1A2D |
| LDS_XCHG_REL_RET    | LDS(dst) = src0, LDS(dst + idx_offset) = src1)   | 1A2D |
| LDS_XCHG_RET        | LDS(dst) = src                                   | 1A1D |
| LDS_XCHG2_RET       | LDS(dst) = src0, LDS(dst + idx_offset*64) = src1 | 1A2D |
| LDS_XOR             | LDS(dst) ^= src                                  | 1A1D |
| LDS_XOR_RET         | LDS(dst) ^= src                                  | 1A1D |

Table 8.11 LDS Instructions for the LDS\_OP Field

1. SPF = Single Precision Float (follows IEEE float rules).

# Chapter 9 Microcode Formats

This section specifies the microcode formats. The definitions can be used to simplify compilation by providing standard templates and enumeration names for the various instruction formats. Table 9.1 summarizes the microcode formats and their widths. The sections that follow provide details.

#### Table 9.1 Summary of Microcode Formats

| Microcode Formats                                                                                                  | Reference                                                     | Width<br>(bits) | Function                                                     |
|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----------------|--------------------------------------------------------------|
| Control Flow (CF) Instructions                                                                                     |                                                               |                 |                                                              |
| CF_WORD0<br>CF_GWS_WORD0<br>CF_WORD1                                                                               | page 9-3<br>page 9-4<br>page 9-5                              | 64              | Implements general control-flow instructions.                |
| CF_ALU_WORD0<br>CF_ALU_WORD1                                                                                       | page 9-8<br>page 9-9                                          | 64              | Initiates ALU clauses.                                       |
| CF_ALU_WORD0_EXT<br>CF_ALU_WORD1_EXT                                                                               | page 9-11<br>page 9-13                                        |                 | Extends the 64-bit dword to two 64-bit dwords.               |
| CF_ALLOC_EXPORT_WORD0<br>CF_ALLOC_EXPORT_WORD0_RAT<br>CF_ALLOC_EXPORT_WORD1_BUF<br>CF_ALLOC_EXPORT_WORD1_SWIZ      | page 9-14<br>page 9-16<br>page 9-19<br>page 9-21              | 64              | Initiates and implements allocation and export instructions. |
| ALU Clause Instructions                                                                                            |                                                               | ·               |                                                              |
| ALU_WORD0<br>ALU_WORD1_OP2<br>ALU_WORD1_OP3<br>ALU_WORD1_OP2_MOVA<br>ALU_WORD1_OP2_EXECUTE_MASK                    | page 9-23<br>page 9-26<br>page 9-32<br>page 9-36<br>page 9-38 | 64              | Implements ALU instructions.                                 |
| LDS Clause Instructions                                                                                            |                                                               |                 |                                                              |
| ALU_WORD0_LDS_IDX_OP<br>ALU_WORD1_LDS_IDX_OP<br>ALU_WORD1_LDS_DIRECT_LITERAL_LO<br>ALU_WORD1_LDS_DIRECT_LITERAL_HI | page 9-41<br>page 9-44<br>page 9-48<br>page 9-49              | 64              | Transfers data between LDS buffers and GPRs.                 |

#### Table 9.1 Summary of Microcode Formats (Cont.)

| Microcode Formats                                                                                                                                               | Reference                                                                                                                      | Width<br>(bits)         | Function                                                  |  |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------------------------------------------------|--|--|--|--|--|--|
| Fetch Clause Instructions                                                                                                                                       |                                                                                                                                |                         |                                                           |  |  |  |  |  |  |
| VTX_WORD0<br>VTX_WORD1_GPR<br>VTX_WORD1_SEM<br>VTX_WORD2<br>TEX_WORD0<br>TEX_WORD1<br>TEX_WORD2<br>MEM_RD_WORD0<br>MEM_RD_WORD1<br>MEM_RD_WORD1<br>MEM_RD_WORD2 | page 9-50<br>page 9-52<br>page 9-55<br>page 9-57<br>page 9-59<br>page 9-62<br>page 9-63<br>page 9-64<br>page 9-66<br>page 9-68 | 96,<br>padded to<br>128 | Implements vertex fetch instructions.                     |  |  |  |  |  |  |
| Global Data-Share Read/Write Instructions                                                                                                                       |                                                                                                                                |                         |                                                           |  |  |  |  |  |  |
| MEM_GDS_WORD0<br>MEM_GDS_WORD1<br>MEM_GDS_WORD2                                                                                                                 | page 9-69<br>page 9-71<br>page 9-74                                                                                            | 96,<br>padded to<br>128 | Implements global data share read and write instructions. |  |  |  |  |  |  |

The field-definition tables that accompany the descriptions in the sections below use the following notation.

- *int(2)* A two-bit field that specifies an integer value.
- enum(7) A seven-bit field that specifies an enumerated set of values (in this case, a set of up to 2<sup>7</sup> values). The number of valid values can be less than the maximum.
- VALID\_PIXEL\_MODE (VPM) Refers to the VALID\_PIXEL\_MODE field that is indicated in the accompanying format diagram by the abbreviated symbol VPM.

Unless otherwise stated, all fields are readable and writable (the CF\_INST fields of the CF\_ALLOC\_EXPORT\_WORD1\_BUF or the CF\_ALLOC\_EXPORT\_WORD1\_SWIZ formats are the only exceptions). The default value of all fields is zero. Any bitfield not identified is assumed to be reserved.

# 9.1 Control Flow (CF) Instructions

Control flow (CF) instructions include:

- General control flow instructions (conditional jumps, loops, subroutines).
- Export instructions.
- Clause-initiation instructions for ALU, fetch through a texture cache clause, global data share, local data share, and memory read clauses.

All CF microcode formats are 64 bits wide.

#### **Control Flow Doubleword 0**

| Instructions | CF_WORD0         |                                                                     |                                                                                                                          |  |  |  |  |  |  |  |
|--------------|------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Description  |                  |                                                                     | ant) doubleword in the 64-bit microcode-format pair formed by he default format for CF instructions.                     |  |  |  |  |  |  |  |
| Opcode       | Field Name       | Bits                                                                | Format                                                                                                                   |  |  |  |  |  |  |  |
|              | ADDR             | [23:0]                                                              | int(24)                                                                                                                  |  |  |  |  |  |  |  |
|              |                  | • For clause instr                                                  | uctions, bits [26:3] (the offset times 8, producing a quad-word-                                                         |  |  |  |  |  |  |  |
|              |                  | aligned value) of the beginning of the clause in memory to execute. |                                                                                                                          |  |  |  |  |  |  |  |
|              |                  |                                                                     | instructions: bits [34:3] (the offset times 8 producing a ed value) of the control flow address to jump to (instructions |  |  |  |  |  |  |  |
|              |                  |                                                                     | to the byte address specified in the host-written PGM_START_* ad Vertex clauses must start on 16-byte aligned addresses. |  |  |  |  |  |  |  |
|              | JUMPTABLE_S<br>L | SE <b>[26:24]</b>                                                   | enum(3)                                                                                                                  |  |  |  |  |  |  |  |
|              | (JTS)            | Selects the source has no effect on of                              | of the offset used for CF_INST_JUMPTABLE instructions. This her instructions.                                            |  |  |  |  |  |  |  |
|              |                  | 0 CF_JUMPTABL<br>by CF_CONST.                                       | E_SEL_CONST_A: use element A of jumptable constant selected                                                              |  |  |  |  |  |  |  |
|              |                  | 1 CF_JUMPTABL<br>by CF_CONST.                                       | E_SEL_CONST_B: use element B of jumptable constant selected                                                              |  |  |  |  |  |  |  |
|              |                  | 2 CF_JUMPTABL<br>by CF_CONST.                                       | E_SEL_CONST_C: use element C of jumptable constant selected                                                              |  |  |  |  |  |  |  |
|              |                  | 3 CF_JUMPTABLE<br>by CF_CONST.                                      | E_SEL_CONST_D: use element D of jumptable constant selected                                                              |  |  |  |  |  |  |  |
|              |                  | 4 CF_JUMPTABL                                                       | E_SEL_INDEX_0: use index0.                                                                                               |  |  |  |  |  |  |  |
|              |                  | 5 CF_JUMPTABL                                                       | E_SEL_INDEX_1: use index1.                                                                                               |  |  |  |  |  |  |  |
|              | RESERVED         | [31:27]                                                             | Reserved                                                                                                                 |  |  |  |  |  |  |  |
| Related      | CF_WORD1         |                                                                     |                                                                                                                          |  |  |  |  |  |  |  |

# Control Flow Global Wave Sync Doubleword 0

| Instructions | CF_GWS_WOR                          | 0ס                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |
|--------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Description  | This is the co                      | ontrol flow instruction word 0 used by global wave sync instructions.                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |
| Opcode       | Field Name                          | Bits Format                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |
|              | VALUE                               | [9:0] int(10)                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
|              |                                     | Counter load value for Barrier and Init opcodes.                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
|              | RESERVED                            | [15:10] Reserved.                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
|              | RESOURCE                            | [20:16] int(5)                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
|              |                                     | Index of resource. 0-15 in on- shader-engine (SE) chips, 0-31 in two-SE chips.                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
|              | RESERVED                            | [24:21] Reserved.                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
|              | SIGN                                | 25 int(1)                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |
|              | (S)                                 | When set, resource is treated as signed -512511 (as opposed to unsigned 0 1023).                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
|              | VAL_INDEX_M<br>DE                   | o [27:26] enum(2)                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
|              | (VIM)                               | <ul> <li>Override counter load value from instruction using index0/index1 registers.</li> <li>GWS_INDEX_NONE: use source from instruction.</li> <li>GWS_INDEX_0: use index0 as the value.</li> <li>GWS_INDEX_1: use index1 as the value.</li> <li>GWS_INDEX_MIX: use a combination of index0 and index1 as the value.</li> </ul>                       |  |  |  |  |  |  |  |  |
|              | RSRC_INDEX_M [29:28] enum(2)<br>ODE |                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
|              | (RIM)                               | <ul> <li>Overrides the resource index from the instruction using index0/index1 registers.</li> <li>0 CF_INDEX_NONE: do not index the constant buffer.</li> <li>1 CF_INDEX_0: add index0 to the constant (CB#/T#/S#/UAV#) number.</li> <li>2 CF_INDEX_1: add index1 to the constant (CB#/T#/S#/UAV#) number.</li> <li>3 CF_INVALID: invalid.</li> </ul> |  |  |  |  |  |  |  |  |
|              | GWS_OPCODE                          | [31:30] enum(2)                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
|              | _                                   | <ul> <li>Specifies the atomic operation to execute on a resource.</li> <li>GWS_SEMA_V: semaphore V().</li> <li>GWS_SEMA_P: semaphore P().</li> <li>GWS_BARRIER: wavefront barrier.</li> <li>GWS_INIT: resource initialization.</li> </ul>                                                                                                              |  |  |  |  |  |  |  |  |
| Related      | CF_WORD1                            |                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |

### **Control Flow Doubleword 1**

| Instructions | CF_WORD1         |                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
|--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Description  |                  |                                                                                                                                                                                                | gnificant) doubleword in the 64-bit microcode-format pair formed by is the default format for CF instructions.                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
| Opcode       | Field Name       | Bits                                                                                                                                                                                           | Format                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |
|              | POP_COUNT (PC)   | [2:0]                                                                                                                                                                                          | int(3)                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |
|              |                  | Specifies the number of entries to pop from the stack, in the range [0, 7<br>Only used by certain CF instructions that pop the branch-loop stack. Ca<br>be zero to indicate non-pop operation. |                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
|              | CF_CONST         | [7:3]                                                                                                                                                                                          | int(5)                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |
|              |                  | For LOO                                                                                                                                                                                        | s the CF constant to use for flow control statements.<br>P/ENDLOOP, this specifies the integer constant to use for the loop<br>loop index initializer, and increment.                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |
|              |                  | For instructions using the ${\tt COND}$ field, this specifies the index of the boolean constant.                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
|              |                  |                                                                                                                                                                                                | ction 3.7.3 on page 3-18 and Section 3.7.4 on page 3-19.                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |
|              | COND             | [9:8]                                                                                                                                                                                          | enum(2)                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |
|              |                  |                                                                                                                                                                                                | s how to evaluate the condition test for each pixel. Not used by all ons. Can reference CF_CONST.                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |
|              |                  | loc                                                                                                                                                                                            | _COND_ACTIVE: condition test passes for active pixels. (Non-branch-<br>p instructions can use only this setting CF_INST[29:23] below, values<br>hrough 20 and 24.)                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
|              |                  | -                                                                                                                                                                                              | COND_FALSE: condition test fails for all pixels.                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
|              |                  |                                                                                                                                                                                                | _COND_BOOL: condition test passes iff pixel is active and boolean refereed by ${\tt CF}\_{\tt CONST}$ is true.                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
|              |                  | -                                                                                                                                                                                              | _COND_NOT_BOOL: condition test passes iff pixel is active and boolean erenced by CF_CONST is false.                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |
|              | COUNT            | [15:10]                                                                                                                                                                                        | int(6)                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |
|              |                  | instruction<br>the range<br>increme<br>the current                                                                                                                                             | of instructions to execute in the clause, minus one (clause<br>ons only). This is interpreted as the number of instruction slots in<br>le [1,16]. For a CALL instruction, this specifies the amount to<br>nt the call nesting counter when executing; the CALL is skipped if<br>ent nesting depth + CALL_COUNT > 32. This field is interpreted in the<br>0,31]. For EMIT, CUT, EMIT-CUT, bits [10] are the stream ID. |  |  |  |  |  |  |  |  |
|              | RESERVED         | [19:16]                                                                                                                                                                                        | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
|              | VALIX_PIXEL_MODE | 20                                                                                                                                                                                             | int(1)                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |
|              | (VPM)            | 1 Ex                                                                                                                                                                                           | ecute the instructions in this clause as if invalid pixels are active.<br>ecute the instructions in this clause as if invalid pixels were inactive.<br>is is the antonym of WHOLE_QUAD_MODE.                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
|              |                  | Caution: VALID_PIXEL_MODE is not the default mode; this bit is cleared by default. Make the default for this bit to 0. Set this bit only in the PS stage.                                      |                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
|              | RESERVED         | 21                                                                                                                                                                                             | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |

# Control Flow Doubleword 1 (Cont.)

| CF_INST | [29:2                                                                                             | [29:22] enum(8)                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|---------|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|         | Type of instruction to evaluate in CF. $\tt CF\_INST$ must be set to one of the following values. |                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|         | 0                                                                                                 | CF_INST_NOP: perform no operation.                                                                                                                                                                                                                                                                                                                               |  |  |  |
|         | 1                                                                                                 | CF_INST_TC: execute fetch clause through the texture cache.<br>CF_COND=ACTIVE is required.                                                                                                                                                                                                                                                                       |  |  |  |
|         | 2                                                                                                 | reserved                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|         | 3                                                                                                 | CF_INST_GDS: execute a global data share clause. (GDS, tesselation factor [TF].) CF_COND=ACTIVE is required.                                                                                                                                                                                                                                                     |  |  |  |
|         | 4                                                                                                 | CF_INST_LOOP_START: execute DirectX9 loop start instruction (push onto stack if loop body executes).                                                                                                                                                                                                                                                             |  |  |  |
|         | 5                                                                                                 | $\label{eq:cf_inst_loop_end} \end{tabular} \begin{tabular}{lllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                                  |  |  |  |
|         | 6                                                                                                 | CF_INST_LOOP_START_DX10: execute DirectX10 loop start instruction (push onto stack if loop body executes).                                                                                                                                                                                                                                                       |  |  |  |
|         | 7                                                                                                 | CF_INST_LOOP_START_NO_AL: same as LOOP_START but does not push the loop index (aL) onto the stack or update aL.                                                                                                                                                                                                                                                  |  |  |  |
|         | 8                                                                                                 | CF_INST_LOOP_CONTINUE: execute continue statement (jump to end of loop if all pixels ready to continue).                                                                                                                                                                                                                                                         |  |  |  |
|         | 9                                                                                                 | CF_INST_LOOP_BREAK: execute a break statement (pop stack if all pixels ready to break).                                                                                                                                                                                                                                                                          |  |  |  |
|         | 10                                                                                                | CF_INST_JUMP: execute jump statement (can be conditional).                                                                                                                                                                                                                                                                                                       |  |  |  |
|         | 11                                                                                                | CF_INST_PUSH: push current per-pixel active state onto the stack OR jump and pop if no items are active.                                                                                                                                                                                                                                                         |  |  |  |
|         | 12                                                                                                | reserved                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|         | 13                                                                                                | CF_INST_ELSE: execute else statement (can be conditional) OR jump if no items are active.                                                                                                                                                                                                                                                                        |  |  |  |
|         | 14                                                                                                | $\tt CF\_INST\_POP:$ pop current per-pixel state from the stack. Jump if no pixels are enabled prior to pop.                                                                                                                                                                                                                                                     |  |  |  |
|         | 17:1                                                                                              | 5 reserved                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|         | 18                                                                                                | CF_INST_CALL: execute subroutine call instruction (push onto stack).                                                                                                                                                                                                                                                                                             |  |  |  |
|         | 19                                                                                                | CF_INST_CALL_FS: call fetch kernel. The address to call is stored in a state register in SQ.                                                                                                                                                                                                                                                                     |  |  |  |
|         | 20                                                                                                | CF_INST_RETURN: execute subroutine return instruction (pop address stack). Pair only with CF_INST_CALL.                                                                                                                                                                                                                                                          |  |  |  |
|         | 21                                                                                                | CF_INST_EMIT_VERTEX: signal that GS has finished exporting a vertex to memory. CF_COND=ACTIVE is required.                                                                                                                                                                                                                                                       |  |  |  |
|         | 22                                                                                                | CF_INST_EMIT_CUT_VERTEX: emit a vertex and an end of primitive strip<br>marker. The next emitted vertex starts a new primitive strip.<br>CF_COND=ACTIVE is required.                                                                                                                                                                                             |  |  |  |
|         | 23                                                                                                | CF_INST_CUT_VERTEX: emit an end of primitive strip marker. The next emitted vertex starts a new primitive strip. CF_COND=ACTIVE is required.                                                                                                                                                                                                                     |  |  |  |
|         | 24                                                                                                | CF_INST_KILL: kill pixels that pass the condition test (can be condi-<br>tional). Jump if all pixels are killed. CF_COND=ACTIVE is required.                                                                                                                                                                                                                     |  |  |  |
|         | 25                                                                                                | reserved                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|         | 26                                                                                                | CF_INST_WAIT_ACK: wait for write ACKs or fetch-read-ACKs to return<br>before proceeding. Wait if the number of outstanding ACKs is greater<br>than the value in the ADDR field. When using a non-zero value, note that<br>TC_ACK requests can return out-of-order with respect to VC_ACK<br>requests. For optimal performance, never set BARRIER_BEFORE for this |  |  |  |
|         |                                                                                                   | instruction.                                                                                                                                                                                                                                                                                                                                                     |  |  |  |

| 28       reserved         29       CF_INST_JUMPTABLE: execute a jump through a jump table. This instruction is followed by a series of up to 256 jump instructions forming the jump table. The index into the table comes from either a loop-constant or a GPR through the index registers. The instruction after the last jump table entry must be indicated by the ADDR field. If no pixels are enabled after the condition test, execution continues at this address.         30       CF_INST_GLOBAL_WAVE_SYNC: Synchronize waves across the chip, including multiple compute units and multiple shader engines         31       CF_INST_HALT. halt this thread's execution. The only way to restart execution is to write this instruction using WAVE0_CTF-INST[01] once the hardware is idle.         32       CF_INST_DES_DEALLOC deallocate the LDS resources.         34       CF_INST_DES_DEALLOC deallocate the LDS resources.         35       CF_INST_DES_MQM: push the current per-pixel active state onto the stack and apply wom or JUMP if no items are active.         35       CF_INST_ELSE_WOM: execute an ELSE statement (can be conditional) or JUMP if no items are active.         36       CF_INST_ERACTIVATE: reactivate all valid threads on the top of the current branch stack. Do NOT do this inside a loop or WQM frame.         36       CF_INST_ERACTIVATE: FARCTIVATE: GRACTIVATE: an interrupt data includes CF_INST_OP INC, CF_INST_OP |         |             | 27  | CF_INST_TC_ACK: execute a fetch through a texture cache clause or execute a constant fetch clause, with ACK. CF_COND=ACTIVE is required. All previous TC/VC/GDS requests must have completed if this instruction is issued without BARRIER_BEFORE being set.                                                                                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| including multiple compute units and multiple shader engines<br>(CF_INST_HALT: halt this thread's execution. The only way to restart exe-<br>cution is to write this instruction using WAVEO_CF-INST[01] once the<br>hardware is idle.<br>(CF_INST_END: end the program.<br>(CF_INST_POSH_WQM: optime per-pixel active state onto the<br>stack and apply WQM or JUMP if no items are active.<br>(CF_INST_POSH_WQM: poly MOM or JUMP if no pixels are enabled after FOE<br>(CF_INST_POSH_WQM: add the POP per-pixel state to the stack using<br>PUSH_WQM. POP_COUNT must be 1. JUMP if no pixels are enabled after FOE<br>(CF_INST_ELSE_WQM: execute an ELSE statement (can be conditional) or<br>JUMP if not items are then active.<br>(CF_INST_REACTIVATE: reactivate all valid threads on the top of the cur-<br>rent branch stack. Do NOT do this inside a loop or WQM frame.<br>(CF_INST_ERECTIVATE: WQM: reactivate all valid pixel quads on the top of<br>the current branch stack. Do NOT do this inside a loop or WQM frame.<br>(CF_INST_INTERRUPT: trigger an interrupt. The interrupt data includes<br>(CF_IDX0, CF_IDX1, the VMID, the CP RINGID, and the shader engine<br>ID.<br>41 CF_INST_INTERRUPT: trigger an interrupt and sleep. The<br>interrupt data includes CF_IDX0, CF_IDX1, the VMID, the CP RINGID,<br>and the shader engine ID.<br>42 CF_INST_SET_PRIORITY: set the priority to the count value.<br>RESERVED<br>30 Reserved.<br>BARRIER (B)<br>31 int(1)<br>Synchronization barrier:<br>0 This instruction can run in parallel with prior CF instructions.<br>1 All prior CF instructions must complete before this instruction executes.                                                                                        |         |             | -   | CF_INST_JUMPTABLE: execute a jump through a jump table. This instruction is followed by a series of up to 256 jump instructions forming the jump table. The index into the table comes from either a loop-constant or a GPR through the index registers. The instruction after the last jump table entry must be indicated by the ADDR field. If no pixels are |
| 31       CF_INST_HALT halt this thread's execution. The only way to restart execution is to write this instruction using WAVE0_CF-INST[01] once the hardware is idle.         32       CF_INST_END: end the program.         33       CF_INST_POSH_WOM: push the current per-pixel active state onto the stack and apply wom or JUMP if no items are active.         35       CF_INST_POP_WOM of JUMP if no items are active.         36       CF_INST_POP_WOM of JUMP if no items are active.         37       CF_INST_POP_WOM of JUMP if no pixels are enabled after POP.         36       CF_INST_BLSE_WOM: execute an BLSE statement (can be conditional) or JUMP if no items are then active.         37       CF_INST_JUMP_ANY: execute a JUMP statement (can be conditional).         38       CF_INST_PRACTIVATE_reactivate all valid threads on the top of the current branch stack. Do NOT do this inside a loop or WQM frame.         39       CF_INST_INTERRUPT trigger an interrupt. The interrupt data includes CF_IDX0, CF_IDX1, the VMID, the CP RINGID, and the shader engine ID.         41       CF_INST_PSET_PRIORITY. Set the priority to the count value.         RESERVED       30       Reserved.         BARRIER (B)       31       int(1)         Synchronization barrier:       0       This instruction can run in parallel with prior CF instructions.         1       All prior CF instructions must complete before this instruction executes.                                                                                                                                                                                                                                                                              |         |             | 30  |                                                                                                                                                                                                                                                                                                                                                                |
| <ul> <li>33 CF_INST_LDS_DEALLOC: deallocate the LDS resources.</li> <li>34 CF_INST_PUSH_WQM: push the current per-pixel active state onto the stack and apply wQM or JUMP if no items are active.</li> <li>35 CF_INST_POP_wQM: add the POP per-pixel state to the stack using PUSH_WQM. POP_COUNT must be 1. JUMP if no pixels are enabled after POP.</li> <li>36 CF_INST_ELSE_WQM: execute an ELSE statement (can be conditional) or JUMP if no tiems are then active.</li> <li>37 CF_INST_JUMP_ANY: execute a JUMP statement (can be conditional).</li> <li>38 CF_INST_REACTIVATE: reactivate all valid threads on the top of the current branch stack. Do NOT do this inside a loop or WQM frame.</li> <li>39 CF_INST_INTERRUPT trigger an interrupt. The interrupt data includes CF_IDX0, CF_IDX1, the VMID, the CP RINGID, and the shader engine ID.</li> <li>41 CF_INST_INTERRUPT_AND_SLEEP: trigger an interrupt and sleep. The interrupt data includes CF_IDX0, CF_IDX1, the VMID, the CP RINGID, and the shader engine ID.</li> <li>42 CF_INST_SET_PRIORITY: set the priority to the count value.</li> <li>RESERVED</li> <li>30 Reserved.</li> <li>EARRIER (B)</li> <li>31 int(1)</li> <li>Synchronization barrier:</li> <li>0 This instruction can run in parallel with prior CF instructions.</li> <li>1 All prior CF instructions must complete before this instruction executes.</li> </ul>                                                                                                                                                                                                                                                                                                                                                   |         |             | 31  | $\tt CF\_INST\_HALT$ halt this thread's execution. The only way to restart execution is to write this instruction using <code>WAVE0_CF-INST[01]</code> once the                                                                                                                                                                                                |
| 34       CF_INST_PUEH_WQM: push the current per-pixel active state onto the stack and apply WQM or JUMP if no items are active.         35       CF_INST_POP_WQM: add the POP per-pixel state to the stack using PUEH_WQM. POP_COUNT must be 1. JUMP if no pixels are enabled after POP.         36       CF_INST_BLSE_WQM: execute an ELSE statement (can be conditional) or JUMP if not items are then active.         37       CF_INST_JUMP_ANY: execute a JUMP statement (can be conditional).         38       CF_INST_REACTIVATE: reactivate all valid threads on the top of the current branch stack. Do NOT do this inside a loop or WQM frame.         39       CF_INST_REACTIVATE: wQM: reactivate all valid pixel quads on the top of the current branch stack. Do NOT do this inside a loop or WQM frame.         40       CF_INST_INTERRUPT trigger an interrupt. The interrupt data includes CF_IDX0, CF_IDX1, the VMID, the CP RINGID, and the shader engine ID.         41       CF_INST_SET_PRIORITY: set the priority to the count value.         42       CF_INST_SET_PRIORITY: set the priority to the count value.         42       CF_INST_SET_PRIORITY: set the priority to the count value.         RESERVED       30       Reserved.         BARRIER (B)       31       int(1)         Synchronization barrier:       0       This instruction can run in parallel with prior CF instructions.         1       All prior CF instructions must complete before this instruction executes.       1                                                                                                                                                                                                                                  |         |             | 32  | ` •                                                                                                                                                                                                                                                                                                                                                            |
| stack and apply WQM or JUMP if no items are active.<br>35 CF_INST_POP_WQM: add the POP per-pixel state to the stack using<br>PUSH_WQM_POP_COUNT must be 1. JUMP if no pixels are enabled after POP.<br>36 CF_INST_ELSE_WQM: execute an ELSE statement (can be conditional) or<br>JUMP if not items are then active.<br>37 CF_INST_JUMP_ANY: execute an JUMP statement (can be conditional).<br>38 CF_INST_REACTIVATE: reactivate all valid threads on the top of the cur-<br>rent branch stack. Do NOT do this inside a loop or WQM frame.<br>39 CF_INST_INTERRUPT trigger an interrupt. The interrupt data includes<br>CF_INST_INTERRUPT. trigger an interrupt data includes<br>CF_INST_INTERRUPT_AND_SLEEP: trigger an interrupt and sleep. The<br>interrupt data includes CF_IDX0, CF_IDX1, the VMID, the CP RINGID,<br>and the shader engine ID.<br>41 CF_INST_SET_PRIORITY: set the priority to the count value.<br>RESERVED 30 Reserved.<br>BARRIER (B) 31 int(1)<br>Synchronization barrier:<br>0 This instruction can run in parallel with prior CF instructions.<br>1 All prior CF instructions must complete before this instruction executes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |         |             |     |                                                                                                                                                                                                                                                                                                                                                                |
| PUSH_WOM_POP_COUNT must be 1. JUMP if no pixels are enabled after POP.         36       CF_INST_ELSE_WOM: execute an ELSE statement (can be conditional) or JUMP if not items are then active.         37       CF_INST_JUMP_ANY: execute a JUMP statement (can be conditional).         38       CF_INST_REACTIVATE: reactivate all valid threads on the top of the current branch stack. Do NOT do this inside a loop or WQM frame.         39       CF_INST_REACTIVATE_WOM: reactivate all valid pixel quads on the top of the current branch stack. Do NOT do to this inside a loop or WQM frame.         40       CF_INST_INTERRUPT. trigger an interrupt. The interrupt data includes CF_IDX0, CF_IDX1, the VMID, the CP RINGID, and the shader engine ID.         41       CF_INST_INTERRUPT_AND_SLEEP: trigger an interrupt and sleep. The interrupt data includes CF_IDX0, CF_IDX1, the VMID, the CP RINGID, and the shader engine ID.         42       CF_INST_SET_PRIORITY: set the priority to the count value.         RESERVED       30       Reserved.         BARRIER (B)       31       int(1)         Synchronization barrier:       0       This instruction can run in parallel with prior CF instructions.         1       All prior CF instructions must complete before this instruction executes.                                                                                                                                                                                                                                                                                                                                                                                                                                  |         |             | 34  |                                                                                                                                                                                                                                                                                                                                                                |
| JUMP if not items are then active.<br>37 CF_INST_JUMP_ANY: execute a JUMP statement (can be conditional).<br>38 CF_INST_REACTIVATE: reactivate all valid threads on the top of the cur-<br>rent branch stack. Do NOT do this inside a loop or WQM frame.<br>39 CF_INST_REACTIVATE_WQM: reactivate all valid pixel quads on the top of<br>the current branch stack. Do NOT do this inside a loop or WQM frame.<br>40 CF_INST_INTERRUPT: trigger an interrupt. The interrupt data includes<br>CF_IDX0, CF_IDX1, the VMID, the CP RINGID, and the shader engine<br>ID.<br>41 CF_INST_INTERRUPT_AND_SLEEP: trigger an interrupt and sleep. The<br>interrupt data includes CF_IDX0, CF_IDX1, the VMID, the CP RINGID,<br>and the shader engine ID.<br>42 CF_INST_SET_PRIORITY: set the priority to the count value.<br>RESERVED 30 Reserved.<br>BARRIER (B) 31 int(1)<br>Synchronization barrier:<br>0 This instruction can run in parallel with prior CF instructions.<br>1 All prior CF instructions must complete before this instruction executes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |         |             | 35  |                                                                                                                                                                                                                                                                                                                                                                |
| <ul> <li>38 CF_INST_REACTIVATE: reactivate all valid threads on the top of the current branch stack. Do NOT do this inside a loop or WQM frame.</li> <li>39 CF_INST_REACTIVATE_WQM: reactivate all valid pixel quads on the top of the current branch stack. Do NOT do this inside a loop or WQM frame.</li> <li>40 CF_INST_INTERRUPT: trigger an interrupt. The interrupt data includes CF_IDX0, CF_IDX1, the VMID, the CP RINGID, and the shader engine ID.</li> <li>41 CF_INST_INTERRUPT_AND_SLEEP: trigger an interrupt and sleep. The interrupt data includes CF_IDX0, CF_IDX1, the VMID, the CP RINGID, and the shader engine ID.</li> <li>42 CF_INST_SET_PRIORITY: set the priority to the count value.</li> <li>RESERVED</li> <li>30 Reserved.</li> <li>BARRIER (B)</li> <li>31 int(1)</li> <li>Synchronization barrier:</li> <li>0 This instruction can run in parallel with prior CF instructions.</li> <li>1 All prior CF instructions must complete before this instruction executes.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |         |             | 36  |                                                                                                                                                                                                                                                                                                                                                                |
| rent branch stack. Do NOT do this inside a loop or WQM frame.<br>39 CF_INST_REACTIVATE_WQM: reactivate all valid pixel quads on the top of<br>the current branch stack. Do NOT do this inside a loop or WQM frame.<br>40 CF_INST_INTERRUPT trigger an interrupt. The interrupt data includes<br>CF_IDX0, CF_IDX1, the VMID, the CP RINGID, and the shader engine<br>ID.<br>41 CF_INST_INTERRUPT_AND_SLEEP: trigger an interrupt and sleep. The<br>interrupt data includes CF_IDX0, CF_IDX1, the VMID, the CP RINGID,<br>and the shader engine ID.<br>42 CF_INST_SET_PRIORITY: set the priority to the count value.<br>RESERVED 30 Reserved.<br>BARRIER (B) 31 int(1)<br>Synchronization barrier:<br>0 This instruction can run in parallel with prior CF instructions.<br>1 All prior CF instructions must complete before this instruction executes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         |             | 37  | CF_INST_JUMP_ANY: execute a JUMP statement (can be conditional).                                                                                                                                                                                                                                                                                               |
| the current branch stack. Do NOT do this inside a loop or WQM frame.         40       CF_INST_INTERRUPT trigger an interrupt. The interrupt data includes CF_IDX0, CF_IDX1, the VMID, the CP RINGID, and the shader engine ID.         41       CF_INST_INTERRUPT_AND_SLEEP: trigger an interrupt and sleep. The interrupt data includes CF_IDX0, CF_IDX1, the VMID, the CP RINGID, and the shader engine ID.         42       CF_INST_SET_PRIORITY: set the priority to the count value.         RESERVED         30       Reserved.         BARRIER (B)       31         Interruption can run in parallel with prior CF instructions.         1       All prior CF instruction executes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |         |             | 38  |                                                                                                                                                                                                                                                                                                                                                                |
| CF_IDX0, CF_IDX1, the VMID, the CP RINGID, and the shader engine ID.         41       CF_INST_INTERRUPT_AND_SLEEP: trigger an interrupt and sleep. The interrupt data includes CF_IDX0, CF_IDX1, the VMID, the CP RINGID, and the shader engine ID.         42       CF_INST_SET_PRIORITY: set the priority to the count value.         RESERVED       30       Reserved.         BARRIER (B)       31       int(1)         Synchronization barrier:       0       This instruction can run in parallel with prior CF instructions.         1       All prior CF instructions must complete before this instruction executes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         |             | 39  |                                                                                                                                                                                                                                                                                                                                                                |
| interrupt data includes CF_IDX0, CF_IDX1, the VMID, the CP RINGID,<br>and the shader engine ID.<br>42 CF_INST_SET_PRIORITY: set the priority to the count value.<br>RESERVED 30 Reserved.<br>BARRIER (B) 31 int(1)<br>Synchronization barrier:<br>0 This instruction can run in parallel with prior CF instructions.<br>1 All prior CF instructions must complete before this instruction executes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |         |             | 40  | CF_IDX0, CF_IDX1, the VMID, the CP RINGID, and the shader engine                                                                                                                                                                                                                                                                                               |
| RESERVED       30       Reserved.         BARRIER (B)       31       int(1)         Synchronization barrier:       0       This instruction can run in parallel with prior CF instructions.         1       All prior CF instructions must complete before this instruction executes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         |             | 41  | interrupt data includes CF_IDX0, CF_IDX1, the VMID, the CP RINGID,                                                                                                                                                                                                                                                                                             |
| BARRIER (B) 31 int(1)<br>Synchronization barrier:<br>0 This instruction can run in parallel with prior CF instructions.<br>1 All prior CF instructions must complete before this instruction executes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |             | 42  | CF_INST_SET_PRIORITY. set the priority to the count value.                                                                                                                                                                                                                                                                                                     |
| <ul> <li>Synchronization barrier:</li> <li>This instruction can run in parallel with prior CF instructions.</li> <li>All prior CF instructions must complete before this instruction executes.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |         | RESERVED    | 30  | Reserved.                                                                                                                                                                                                                                                                                                                                                      |
| <ul> <li>This instruction can run in parallel with prior CF instructions.</li> <li>All prior CF instructions must complete before this instruction executes.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |         | BARRIER (B) | 31  | int(1)                                                                                                                                                                                                                                                                                                                                                         |
| 1 All prior CF instructions must complete before this instruction executes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |         |             | Syn | chronization barrier:                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |         |             | 0   |                                                                                                                                                                                                                                                                                                                                                                |
| Related CF_WORD0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |         |             | 1   | All prior CF instructions must complete before this instruction executes.                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Related | CF_WORD0    |     |                                                                                                                                                                                                                                                                                                                                                                |

## Control Flow ALU Doubleword 0

| Instructions | CF_ALU_WORD0          |                                                                                                                                                                             |                                                                               |                                                                                                                                                                           |  |  |  |  |
|--------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Description  | CF_ALU_WORD[0,        | 1]. The ir                                                                                                                                                                  | structions spe                                                                | ubleword in the 64-bit microcode-format pair formed by<br>cified with this format are used to initiate ALU clauses.<br>an ALU clause are described in Section 9.2 on page |  |  |  |  |
| Opcode       | Field Name            | Bits                                                                                                                                                                        | Format                                                                        |                                                                                                                                                                           |  |  |  |  |
|              | ADDR                  | [21:0]                                                                                                                                                                      | int(22)                                                                       |                                                                                                                                                                           |  |  |  |  |
|              |                       | Bits [24:3] of the byte offset (producing a quadword-aligned value) of the clause to execute. The offset is relative to the byte address specified by PGM_START_* register. |                                                                               |                                                                                                                                                                           |  |  |  |  |
|              | KCACHE_BANK0<br>(KB0) | [25:22]                                                                                                                                                                     | int(4)                                                                        |                                                                                                                                                                           |  |  |  |  |
|              |                       | Bank (constant buffer number) for first set of locked cache lines.                                                                                                          |                                                                               |                                                                                                                                                                           |  |  |  |  |
|              | KCACHE_BANK1<br>(KB1) | [29:26]                                                                                                                                                                     | int(4)                                                                        |                                                                                                                                                                           |  |  |  |  |
|              |                       | Bank (constant buffer number) for second set of locked cache lines.                                                                                                         |                                                                               |                                                                                                                                                                           |  |  |  |  |
|              | KCACHE_MODE0<br>(KM0) | [31:30]                                                                                                                                                                     | enum(2)                                                                       |                                                                                                                                                                           |  |  |  |  |
|              |                       | Mode for first set of locked cache lines.                                                                                                                                   |                                                                               |                                                                                                                                                                           |  |  |  |  |
|              |                       | 0 CF                                                                                                                                                                        | KCACHE_NOP: 0                                                                 | do not lock any cache lines.                                                                                                                                              |  |  |  |  |
|              |                       |                                                                                                                                                                             | 1 CF_KCACHE_LOCK_1: lock cache line KCACHE_BANK, ADDR.                        |                                                                                                                                                                           |  |  |  |  |
|              |                       |                                                                                                                                                                             | CF_KCACHE_LOCK_2: lock cache lines KCACHE_BANK, ADDR and KCACHE_BANK, ADDR+1. |                                                                                                                                                                           |  |  |  |  |
|              |                       | 3 CF_KCACHE_LOCK_LOOP_INDEX: lock cache lines KCACHE_BANK,<br>LOOP/16+ADDR and KCACHE_BANK, LOOP/16+ADDR+1, where LOOP is the cur-<br>rent loop index (aL).                 |                                                                               |                                                                                                                                                                           |  |  |  |  |
| Related      | CF_ALU_WORD1          |                                                                                                                                                                             |                                                                               |                                                                                                                                                                           |  |  |  |  |

| Instructions | CF_ALU_WORD1                                                                                                                                                                                                                                                                                      |                                                                                                                                                      |                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Description  | This is the high-order (most-significant) doubleword in the 64-bit microcode-format pair formed by CF_ALU_WORD [0,1]. The instructions specified with this format are used to initiate ALU clauses. The instructions that execute within an ALU clause are described in Section 9.2 on page 9-23. |                                                                                                                                                      |                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| Opcode       | Field Name                                                                                                                                                                                                                                                                                        | Bits                                                                                                                                                 | Format                                                                                                                                                                                                                                                                                           |  |  |  |  |
|              | KCACHE_MODE1<br>(KM1)                                                                                                                                                                                                                                                                             | [1:0]                                                                                                                                                | enum(2)                                                                                                                                                                                                                                                                                          |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                   | Mode                                                                                                                                                 | Mode for second set of locked cache lines:                                                                                                                                                                                                                                                       |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                   | 0                                                                                                                                                    | 0 CF_KCACHE_NOP: do not lock any cache lines.                                                                                                                                                                                                                                                    |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                   | 1                                                                                                                                                    | 1 CF_KCACHE_LOCK_1: lock cache line KCACHE_BANK, ADDR.                                                                                                                                                                                                                                           |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                   | 2                                                                                                                                                    | 2 CF_KCACHE_LOCK_2: lock cache lines KCACHE_BANK, ADDR+1.                                                                                                                                                                                                                                        |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                   | 3                                                                                                                                                    | 3 CF_KCACHE_LOCK_LOOP_INDEX: lock cache lines KCACHE_BANK, LOOP/16+ADD<br>and KCACHE_BANK[0.1], LOOP/16+ADDR+1, where LOOP is current loop index<br>(aL).                                                                                                                                        |  |  |  |  |
|              | KCACHE_ADDR0                                                                                                                                                                                                                                                                                      | [9:2]                                                                                                                                                | int(8)                                                                                                                                                                                                                                                                                           |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                   | Constant buffer address for first set of locked cache lines. In units of cache lines where a line holds sixteen 128-bit constants (byte addr[15:8]). |                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|              | KCACHE_ADDR1                                                                                                                                                                                                                                                                                      | [17:1                                                                                                                                                | 0] int(8)                                                                                                                                                                                                                                                                                        |  |  |  |  |
|              | Constant buffer address for second set of locked cache lines.                                                                                                                                                                                                                                     |                                                                                                                                                      |                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|              | COUNT                                                                                                                                                                                                                                                                                             | [24:1                                                                                                                                                | 8] int(7)                                                                                                                                                                                                                                                                                        |  |  |  |  |
|              | Number of 64-bit instruction slots in the range [1,128] to execute in minus one.                                                                                                                                                                                                                  |                                                                                                                                                      |                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|              | ALT_CONST                                                                                                                                                                                                                                                                                         | 25                                                                                                                                                   | int(1)                                                                                                                                                                                                                                                                                           |  |  |  |  |
|              | (AC)                                                                                                                                                                                                                                                                                              | 0<br>1                                                                                                                                               | This ALU clause does not use constants from an alternate thread type.<br>This ALU clause uses constants from an alternate thread type: PS $\rightarrow$ VS, VS $\rightarrow$ GS, GS $\rightarrow$ VS, ES $\rightarrow$ GS. Note that ES and VS share constants. Has no effect on HS, LS, and CS. |  |  |  |  |
|              | CF_INST                                                                                                                                                                                                                                                                                           | [29:2                                                                                                                                                | 6] enum(4)                                                                                                                                                                                                                                                                                       |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                   |                                                                                                                                                      | of ALU instruction to evaluate in CF. For this encoding, CF_INST must be of the following values.                                                                                                                                                                                                |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                   | 8                                                                                                                                                    | $\tt CF\_INST\_ALU:$ each $\tt PRED\_SET^*$ instruction updates the active state but does not update the stack.                                                                                                                                                                                  |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                   | 9                                                                                                                                                    | CF_INST_ALU_PUSH_BEFORE: execute CF_PUSH, then CF_INST_ALU.                                                                                                                                                                                                                                      |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                   | 10                                                                                                                                                   | CF_INST_ALU_POP_AFTER: execute CF_INST_ALU, then CF_INST_POP.                                                                                                                                                                                                                                    |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                   | 11                                                                                                                                                   | CF_INST_ALU_POP2_AFTER: execute CF_INST_ALU_POP2, then CF_INST_POP twice.                                                                                                                                                                                                                        |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                   | 12                                                                                                                                                   | CF_INST_ALU_EXTENDED: ALU clause instruction extension for indexed con-<br>stant buffers and four constant buffers per clause. This is the first half of the<br>ALU instruction pair. Defines constant buffer 2 and 3, and index-select for al<br>four constant buffers.                         |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                   | 13                                                                                                                                                   | CF_INST_ALU_REACTIVATE_BEFORE: activate all threads, or all quads when in whole quad mode, on top of the current branch stack before executing an ALU clause. Do NOT do this inside a loop. Can be done inside a WQM frame.                                                                      |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                   | 14                                                                                                                                                   | CF_INST_ALU_VALID_PIXEL_MODE: execute the CF_INST_ALU instruction only on valid pixels. Only valid for PS shaders.                                                                                                                                                                               |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                   | 15                                                                                                                                                   | CF INST ALU ELSE AFTER: execute CF INST ALU, then CF INST ELSE.                                                                                                                                                                                                                                  |  |  |  |  |

| WHOLE_QUAD_MO | de <b>30</b>             | int(1)                                                                                                                                                                                    |  |  |
|---------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| (WQM)         | 0<br>1                   | Do not execute this clause as if all pixels are active and valid.<br>Execute this clause as if all pixels are active and valid.                                                           |  |  |
|               | (WHO                     | This is the antonym of the VALID_PIXEL_MODE field. Set only one of these bits (WHOLE_QUAD_MODE or VALID_PIXEL_MODE) at a time; they are mutually exclusive Set this only in the PS stage. |  |  |
| BARRIER (B)   | 31                       | int(1)                                                                                                                                                                                    |  |  |
|               | Synchronization barrier. |                                                                                                                                                                                           |  |  |
|               | 0                        | This instruction can run in parallel with prior instructions.                                                                                                                             |  |  |
|               | 1                        | All prior instructions must complete before this instruction executes.                                                                                                                    |  |  |

#### Control Flow ALU Doubleword 0 Extended

| Instructions | CF_ALU_WORD0_                                                                                                                                                                                                                                                                                              | EXT                                                                                                                                                       |  |  |  |  |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Description  | This extends the low-order (least-significant) doubleword in the 64-bit microcode-format pair formed by CF_ALU_WORD0, so the clause consists of four dwords: EXT1, EXT0, CF_ALU_WORD1, and CF_ALU_WORD0. The ALU instructions that execute within an ALU clause are described in Section 9.2 on page 9-23. |                                                                                                                                                           |  |  |  |  |
| Opcode       | Field Name                                                                                                                                                                                                                                                                                                 | Bits Format                                                                                                                                               |  |  |  |  |
|              | RESERVED                                                                                                                                                                                                                                                                                                   | [3:0] Reserved.                                                                                                                                           |  |  |  |  |
|              | KCACHE_BANK_IN<br>DEX_MODE0                                                                                                                                                                                                                                                                                | [5:4] enum(2)                                                                                                                                             |  |  |  |  |
|              | (KBIMO)                                                                                                                                                                                                                                                                                                    | Bank relative offset select. Add the indicated offset to the constant buffer bank number in KCACHE BANK0. Indexed locks of banks 14 and 15 are ignored    |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                            | 0 CF_INDEX_NONE: do not index the constant buffer.                                                                                                        |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                            | 1 CF_INDEX_0: add index0 to the constant (CB#/T#/S#/UAV#) number.                                                                                         |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                            | 2 CF_INDEX_1: add index1 to the constant (CB#/T#/S#/UAV#) number.                                                                                         |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                            | 3 CF_INVALID: invalid.                                                                                                                                    |  |  |  |  |
|              | KCACHE_BANK_IN                                                                                                                                                                                                                                                                                             | [7:6] enum(2)                                                                                                                                             |  |  |  |  |
|              | DEX_MODE1<br>(KBIM1)                                                                                                                                                                                                                                                                                       | Bank relative offset select. Add the indicated offset to the constant buffer ban<br>number in KCACHE_BANK1. Indexed locks of banks 14 and 15 are ignored  |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                            | 0 CF_INDEX_NONE: do not index the constant buffer.                                                                                                        |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                            | 1 CF_INDEX_0: add index0 to the constant (CB#/T#/S#/UAV#) number.                                                                                         |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                            | 2 CF_INDEX_1: add index1 to the constant (CB#/T#/S#/UAV#) number.                                                                                         |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                            | 3 CF_INVALID: invalid.                                                                                                                                    |  |  |  |  |
|              | KCACHE_BANK_IN<br>DEX_MODE2<br>(KBIM2)                                                                                                                                                                                                                                                                     | [9:8] enum(2)                                                                                                                                             |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                            | Bank relative offset select. Add the indicated offset to the constant buffer bank<br>number in KCACHE_BANK2. Indexed locks of banks 14 and 15 are ignored |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                            | 0 CF_INDEX_NONE: do not index the constant buffer.                                                                                                        |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                            | 1 CF_INDEX_0: add index0 to the constant (CB#/T#/S#/UAV#) number.                                                                                         |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                            | 2 CF_INDEX_1: add index1 to the constant (CB#/T#/S#/UAV#) number.                                                                                         |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                            | 3 CF_INVALID: invalid.                                                                                                                                    |  |  |  |  |
|              | KCACHE_BANK_IN                                                                                                                                                                                                                                                                                             | [11:10] enum(2)                                                                                                                                           |  |  |  |  |
|              | DEX_MODE3<br>(KBIM3)                                                                                                                                                                                                                                                                                       | Bank relative offset select. Add the indicated offset to the constant buffer bank<br>number in KCACHE_BANK3. Indexed locks of banks 14 and 15 are ignored |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                            | 0 CF_INDEX_NONE: do not index the constant buffer.                                                                                                        |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                            | 1 CF_INDEX_0: add index0 to the constant (CB#/T#/S#/UAV#) number.                                                                                         |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                            | 2 CF_INDEX_1: add index1 to the constant (CB#/T#/S#/UAV#) number.                                                                                         |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                            | 3 CF_INVALID: invalid.                                                                                                                                    |  |  |  |  |
|              | RESERVED                                                                                                                                                                                                                                                                                                   | [21:12] Reserved.                                                                                                                                         |  |  |  |  |
|              | KCACHE_BANK2                                                                                                                                                                                                                                                                                               | [25:22] int(4)                                                                                                                                            |  |  |  |  |
|              | (KB2)                                                                                                                                                                                                                                                                                                      | Bank (constant buffer number) for third set of locked cache lines.                                                                                        |  |  |  |  |
|              | KCACHE BANK3                                                                                                                                                                                                                                                                                               | [29:26] int(4)                                                                                                                                            |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                            |                                                                                                                                                           |  |  |  |  |

## Control Flow ALU Doubleword 0 Extended (Cont.)

|         | KCACHE_MODE2   | [31:3 | 30]         | enum(2)                                                       |
|---------|----------------|-------|-------------|---------------------------------------------------------------|
|         | (KM2)          | Mod   | e for third | l set of locked cache lines.                                  |
|         |                | 0     | CF_KCAC     | HE_NOP: do not lock any cache lines.                          |
|         |                | 1     | CF_KCAC     | HE_LOCK_1: lock cache lines [bank][addr].                     |
|         |                | 2     | CF_KCAC     | HE_LOCK_2: lock cache lines [bank][addr] and [bank][addr+1].  |
|         |                | 3     |             | HE_LOCK_LOOP_INDEX: lock cache lines [bank][loop/16+addr] and |
|         |                |       | [bank][lo   | op/16+addr+1], where loop is current loop index.              |
| Related | CF ALU WORD1 B | EXT   |             |                                                               |

### Control Flow ALU Doubleword 1 Extended

| Instructions | CF_ALU_WORD1                  | EXT                                                                                                                                                                                                                                                                            |
|--------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description  | formed by CF_A<br>CF_ALU_WORD | high-order (most-significant) doubleword in the 64-bit microcode-format pair<br>U_WORD1, so the clause consists of four dwords: EXT1, EXT0,<br>1, and CF_ALU_WORD0. The ALU instructions that execute within an ALU<br>ibed in Section 9.2 on page 9-23.                       |
| Opcode       | Field Name                    | Bits Format                                                                                                                                                                                                                                                                    |
|              | KCACHE_MODE3                  | [1:0] enum(2)                                                                                                                                                                                                                                                                  |
|              | (KM3)                         | Mode for fourth set of locked cache lines.                                                                                                                                                                                                                                     |
|              |                               | 0 CF_KCACHE_NOP: do not lock any cache lines.                                                                                                                                                                                                                                  |
|              |                               | 1 CF_KCACHE_LOCK_1: lock cache lines [bank][addr].                                                                                                                                                                                                                             |
|              |                               | 2 CF_KCACHE_LOCK_2: lock cache lines [bank][addr] and [bank][addr+1].                                                                                                                                                                                                          |
|              |                               | 3 CF_KCACHE_LOCK_LOOP_INDEX: lock cache lines [bank][loop/16+addr] and<br>[bank][loop/16+addr+1], where loop is current loop index.                                                                                                                                            |
|              | KCACHE_ADDR2                  | [9:2] int(8)                                                                                                                                                                                                                                                                   |
|              |                               | Bank (constant buffer number) for third set of locked cache lines.                                                                                                                                                                                                             |
|              | KCACHE_ADDR3                  | [17:10] int(8)                                                                                                                                                                                                                                                                 |
|              |                               | Bank (constant buffer number) for fourth set of locked cache lines.                                                                                                                                                                                                            |
|              | RESERVED                      | [25:18] Reserved.                                                                                                                                                                                                                                                              |
|              | CF_INST                       | [29:26] enum(4)                                                                                                                                                                                                                                                                |
|              |                               | Type of ALU instruction to evaluate in CF. Must be CF_INST_ALU_EXTENDED.                                                                                                                                                                                                       |
|              |                               | 8 CF_INST_ALU: each PRED_SET updates the active state but does not update the stack.                                                                                                                                                                                           |
|              |                               | 9 CF_INST_ALU_PUSH_BEFORE: execute CF_PUSH, then CF_INST_ALU.                                                                                                                                                                                                                  |
|              |                               | 10 CF_INST_ALU_POP_AFTER: execute CF_INST_ALU, then CF_INST_POP.                                                                                                                                                                                                               |
|              |                               | 11 CF_INST_ALU_POP2_AFTER: execute CF_INST_ALU, then CF_INST_POP twice.                                                                                                                                                                                                        |
|              |                               | 12 CF_INST_ALU_EXTENDED: ALU clause instruction extension for indexed<br>constant buffers and four constant buffers per clause. This CF is the first<br>half of the ALU instruction pair. Defines constant buffers 2 and 3, and<br>index-select for all four constant buffers. |
|              |                               | 13 CF_INST_ALU_CONTINUE: each PRED_SET causes a continue operation on the masked pixels. Equivalent to CF_INST_PUSH, CF_INST_ALU,                                                                                                                                              |
|              |                               | <ul> <li>CF_INST_ELSE, CF_INST_CONTINUE, CF_POP.</li> <li>CF_INST_ALU_BREAK: each PRED_SET causes a break operation on the masked pixels. Equivalent to CF_INST_PUSH, CF_INST_ALU,</li> </ul>                                                                                  |
|              |                               | CF_INST_ELSE, CF_INST_CONTINUE, CF_POP.                                                                                                                                                                                                                                        |
|              |                               | 15 CF_INST_ALU_ELSE_AFTER: execute CF_INST_ALU, then CF_INST_ELSE.                                                                                                                                                                                                             |
|              | RESERVED                      | 30 Reserved.                                                                                                                                                                                                                                                                   |
|              | BARRIER                       | 31 int(1)<br>0 This instruction/clause can run in parallel with prior instructions                                                                                                                                                                                             |
|              |                               | <ul> <li>This instruction/clause can run in parallel with prior instructions.</li> <li>All prior CF instructions/clauses must complete before this instruction/clause executes.</li> </ul>                                                                                     |
|              |                               |                                                                                                                                                                                                                                                                                |

## Control Flow Allocate, Import, or Export Doubleword 0

| Instructions | CF_ALLOC_EX                                                    | KPORT_WORD0                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|--------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Description  | CF_ALLOC_EXE<br>storage space<br>data from an<br>BUF or the SV | PORT_WORD0 an<br>in an input or<br>input buffer into<br>NIZ version of<br>instructions sp                                                                                                                                                                 | ignificant) doubleword in the 64-bit microcode-format pair formed by d CF_ALLOC_EXPORT_WORD1_{BUF, SWIZ}. It is used to reserve output buffer, write data from GPRs into an output buffer, or read o GPRs. Each instruction using this format pair can use either the the second doubleword—all instructions have both BUF and SWIZ ecified with this format pair are used to initiate allocation, import, or |  |  |  |
| Opcode       | Field Name                                                     | Bits                                                                                                                                                                                                                                                      | Format                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|              | ARRAY_BASE                                                     | [12:0]                                                                                                                                                                                                                                                    | int(13)                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|              |                                                                |                                                                                                                                                                                                                                                           | n or reduction input or output, this is the base address of the array s of four doublewords [0,32764].                                                                                                                                                                                                                                                                                                        |  |  |  |
|              |                                                                |                                                                                                                                                                                                                                                           | n or ring output, this is the base address of the array in multiples of eword [0,8191].                                                                                                                                                                                                                                                                                                                       |  |  |  |
|              |                                                                | <ul> <li>For pixel c<br/>computed</li> </ul>                                                                                                                                                                                                              | r Z output, this is the index of the first export (framebuffer 07; Z: 61).                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|              |                                                                | •                                                                                                                                                                                                                                                         | eter output, this is the parameter index of the first export [0,31].<br>n output, this is the position index of the first export [60,63].                                                                                                                                                                                                                                                                     |  |  |  |
|              | TYPE                                                           | [14:13]                                                                                                                                                                                                                                                   | enum(2)                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|              |                                                                | Type of allocation, import, or export. In the types below, the first value (PIXEL, POS, PARAM) is used with the CF_INST_EXPORT* instruction; the second value (WRITE, WRITE_IND, WRITE_ACK, and WRITE_IND_ACK) is used with the CF_INST_MEM* instruction: |                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|              |                                                                |                                                                                                                                                                                                                                                           | PIXEL: write pixel. Available only for Pixel Shader (PS).<br>WRITE: write to memory buffer.                                                                                                                                                                                                                                                                                                                   |  |  |  |
|              |                                                                | 1 EXPORT                                                                                                                                                                                                                                                  | POS: write position. Available only to Vertex Shader (VS).<br>WRITE IND: write to memory buffer, use offset in INDEX GPR.                                                                                                                                                                                                                                                                                     |  |  |  |
|              |                                                                | 2 EXPORT<br>EXPORT<br>memory                                                                                                                                                                                                                              | PARAM: write parameter cache. Available only to Vertex Shader (VS).<br>WRITE_ACK: write to memory buffer, request and ACK when write is in<br>. For unordered access views (UAVs), ACK guarantees that the return<br>is been written to memory.                                                                                                                                                               |  |  |  |
|              |                                                                | EXPORT_<br>an ACK                                                                                                                                                                                                                                         | for SX exports.<br><pre>wRITE_IND_ACK: write to memory buffer with offset in INDEX_GPR; get when done. For unordered access views (UAVs), ACK guarantees return value has been written to memory.</pre>                                                                                                                                                                                                       |  |  |  |
|              | RW_GPR                                                         | [21:15]                                                                                                                                                                                                                                                   | int(7)                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|              |                                                                |                                                                                                                                                                                                                                                           | from which to read data.                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|              | RW_REL (RR)                                                    |                                                                                                                                                                                                                                                           | enum(1)                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|              |                                                                |                                                                                                                                                                                                                                                           | ther GPR is an absolute address, or relative to the loop index (aL).                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|              |                                                                |                                                                                                                                                                                                                                                           | e: no relative addressing.                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|              |                                                                |                                                                                                                                                                                                                                                           | : add current loop index (aL) value to this address.                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|              | INDEX_GPR                                                      | [29:23]                                                                                                                                                                                                                                                   | int(7)                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| _            |                                                                | determine the                                                                                                                                                                                                                                             | address of the first export. The index is multiplied by (ELEM_SIZE +<br>Celement is used (other elements ignored, no swizzle allowed).                                                                                                                                                                                                                                                                        |  |  |  |

### Control Flow Allocate, Import, or Export Doubleword 0 (Cont.)

|         | ELEM_SIZE<br>(ES) | [31:30]                                                       | int(2)                                                                    |                                                                                                                                                            |                                                              |
|---------|-------------------|---------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
|         |                   | a value in [1<br>index (aL) co<br>multiplied by<br>CF_INST_EX | l,2,4] (3 is not suppo<br>ounter are multiplied<br>/ this factor for CF_I | y element, minus one. Th<br>orted). The value from IN<br>by this factor, if applicable<br>NST_MEM*. This field is igr<br>MSIZE = four doubleword<br>types. | DEX_GPR and the loop<br>e. Also, BURST_COUNT is<br>nored for |
| Related |                   | PORT_WORD1_E                                                  |                                                                           |                                                                                                                                                            |                                                              |

### Control Flow Allocate, Import, or Export Doubleword 0 Unordered Access View (UAV)

#### Instructions CF\_ALLOC\_EXPORT\_WORD0\_RAT

Description This is the least-significant doubleword in the 64-bit microcode format pair formed by CF\_ALLOC\_EXPORT\_WORD0\_RAT and CF\_ALLOC\_EXPORT\_WORD1\_BUF. It describes a write to a unordered access view (UAV) buffer. These exports allow simple writes to the UAV buffer, or atomic reduction operations that combine data exported from GPRs with data already in the buffer.

| Opcode | Field Name | Bits  | Format                                                                                                                                                                                               |
|--------|------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | RAT ID     | [3:0] | int(4)                                                                                                                                                                                               |
|        | —          |       | rdered access view (UAV) ID.                                                                                                                                                                         |
|        | RAT_INST   | [9:4] | enum(6)                                                                                                                                                                                              |
|        |            | UAV   | ' instruction.                                                                                                                                                                                       |
|        |            | 0     | EXPORT RAT INST NOP: no operation.                                                                                                                                                                   |
|        |            | 1     | EXPORT_RAT_INST_STORE_TYPED: destination = source. Replace with format conversion (any resource format allowed). This is the only cached UAV opcode that can write more than one dword (up to four). |
|        |            | 2     | reserved                                                                                                                                                                                             |
|        |            | 3     | reserved                                                                                                                                                                                             |
|        |            | 4     | EXPORT_RAT_INST_CMPXCHG_INT: dst = (cmp == dst) ? src:dst. Simple bitwise compare.                                                                                                                   |
|        |            | 5     | reserved                                                                                                                                                                                             |
|        |            | 6     | reserved                                                                                                                                                                                             |
|        |            | 7     | EXPORT_RAT_INST_ADD: dest = src + dst. Non-saturating integer add.                                                                                                                                   |
|        |            | 8     | EXPORT_RAT_INST_SUB: dst = dst - src. Non-saturating integer sub.                                                                                                                                    |
|        |            | 9     | EXPORT_RAT_INST_RSUB: dst = src - dst. Non-saturating reverse subtract.                                                                                                                              |
|        |            | 10    | EXPORT_RAT_INST_MIN_INT: dst = (src < dst) ? src:dst. Signed.                                                                                                                                        |
|        |            | 11    | EXPORT_RAT_INST_MIN_UINT: dst = (src < dst) ? src:dst. Unsigned.                                                                                                                                     |
|        |            | 12    | EXPORT_RAT_INST_MAX_INT: dst = (src > dst) ? src : dst. Signed.                                                                                                                                      |
|        |            | 13    | EXPORT_RAT_INST_MAX_UINT: dst = (src > dst) ? src : dst. Unsigned.                                                                                                                                   |
|        |            | 14    | EXPORT_RAT_INST_AND: dst = dst & src. Bitwise.                                                                                                                                                       |
|        |            | 15    | EXPORT_RAT_INST_OR: dst = dst   src. Bitwise.                                                                                                                                                        |
|        |            | 16    | EXPORT_RAT_INST_XOR: dst = dst ^ src. Bitwise.                                                                                                                                                       |
|        |            | 17    | reserved                                                                                                                                                                                             |
|        |            | 18    | <pre>EXPORT_RAT_INST_INC_UINT: dst = (dst &gt;= src) ? 0 : dst+1.</pre>                                                                                                                              |
|        |            | 19    | EXPORT_RAT_INST_DEC_UINT: dst = ((dst==0   (dst > src)) ? src : dst-1.                                                                                                                               |
|        |            | 20    | EXPORT_RAT_INST_STORE_DWORD: Only allowed on uint32 surfaces.                                                                                                                                        |
|        |            | 21    | EXPORT_RAT_INST_STORE_SHORT: Only allowed on uint32 surfaces.                                                                                                                                        |
|        |            | 22    | EXPORT_RAT_INST_STORE_BYTE: Only allowed on uint32 surfaces.                                                                                                                                         |
|        |            | 31:2  | 3 reserved                                                                                                                                                                                           |
|        |            | 32    | EXPORT_RAT_INST_NOP_RTN: Internal use by SX only (flush+ack with no opcode). Return dword.                                                                                                           |
|        |            | 33    | reserved                                                                                                                                                                                             |
|        |            | 34    | EXPORT_RAT_INST_XCHG_RTN: dst = src (no flushing of denorms). Return dword.                                                                                                                          |
|        |            | 35    | reserved                                                                                                                                                                                             |
|        |            | 36    | EXPORT_RAT_INST_CMPXCHG_INT_RTN: dst = (cmp == dst) ? src : dst. simple                                                                                                                              |
|        |            | 37    | bitwise compare. Return dword.                                                                                                                                                                       |
|        |            | 57    | reserved                                                                                                                                                                                             |

38 reserved

Control Flow (CF) Instructions Copyright © 2011 Advanced Micro Devices, Inc. All rights reserved.

### Control Flow Allocate, Import, or Export Doubleword 0 Unordered Access View (UAV) (Cont.)

|              | 39                              | EXPORT_RAT_INST_ADD_RTN: dst = src + dst. Non-saturating integer add.<br>Return dword.                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              | 40                              | EXPORT_RAT_INST_SUB_RTN: dst = dst - src. Non-saturating integer sub.<br>Return dword.                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|              | 41                              | EXPORT_RAT_INST_RSUB_RTN: dst = src - dst. Non-saturating reverse subtract.<br>Return dword.                                                                                                                                                                                                                                                                                                                                                                                                                              |
|              | 42                              | <pre>EXPORT_RAT_INST_MIN_INT_RTN: dst = (src &lt; dst) ? src : dst. signed. Return dword.</pre>                                                                                                                                                                                                                                                                                                                                                                                                                           |
|              | 43                              | <pre>XPORT_RAT_INST_MIN_UINT_RTN: dst = (src &lt; dst) ? src : dst. Unsigned.<br/>Return dword.</pre>                                                                                                                                                                                                                                                                                                                                                                                                                     |
|              | 44                              | <pre>EXPORT_RAT_INST_MAX_INT_RTN: dst = (src &gt; dst) ? src : dst. Signed. Return dword.</pre>                                                                                                                                                                                                                                                                                                                                                                                                                           |
|              | 45                              | <pre>EXPORT_RAT_INST_MAX_UINT_RTN: dst = (src &gt; dst) ? src : dst. Unsigned return dword.</pre>                                                                                                                                                                                                                                                                                                                                                                                                                         |
|              | 46                              | EXPORT RAT INST AND RTN: dst = dst & src. Bitwise. Return dword.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|              | 47                              | EXPORT RAT INST OR RTN: dst = dst   src. Bitwise. Return dword.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|              | 48                              | EXPORT RAT INST XOR RTN: dst = dst ^ src. Bitwise. Return dword.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|              | 49                              | reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|              | 50                              | <pre>EXPORT_RAT_INST_INC_UINT_RTN: dst = (dst &gt;= src) ? 0 : dst+1. Return uint.</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|              | 51                              | EXPORT_RAT_INST_DEC_UINT_RTN: dst = ((dst==0   (dst > src)) ? src : dst-1.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|              |                                 | Return uint.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| RESERVED     | 10                              | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| RAT INDEX MC | ) <b>[12:1</b>                  | 1] enum(2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| DE (RIM)     | -                               | index select: non-indexed, add idx0 or idx1 to RAT ID.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|              | 0                               | CF INDEX NONE: Do not index the constant buffer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|              | 1                               | CF INDEX 0: Add index0 to the constant (CB#/T#/S#/UAV#) number.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|              | 2                               | CF INDEX 1: Add index1 to the constant (CB#/T#/S#/UAV#) number.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|              | 3                               | CF INVALID: Invalid.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|              |                                 | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| TYPE         | [14:1                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|              |                                 | e of allocation/export.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|              | 0                               | EXPORT_PIXEL: Write the pixel.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|              |                                 | EXPORT_WRITE: Write to the memory buffer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|              | 1                               | EXPORT_POS: Write the position.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|              |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|              | 2                               | EXPORT_WRITE_IND: write to memory buffer, use offset in INDEX_GPR.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|              | 2                               | EXPORT_PARAM: write parameter cache.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|              | 2                               | EXPORT_PARAM: write parameter cache.<br>EXPORT_WRITE_ACK: write to memory buffer, request an ACK when write is                                                                                                                                                                                                                                                                                                                                                                                                            |
|              | 2                               | EXPORT_PARAM: write parameter cache.<br>EXPORT_WRITE_ACK: write to memory buffer, request an ACK when write is<br>committed to memory. For UAV, ACK guarantees return value has been writ-                                                                                                                                                                                                                                                                                                                                |
|              |                                 | EXPORT_PARAM: write parameter cache.<br>EXPORT_WRITE_ACK: write to memory buffer, request an ACK when write is<br>committed to memory. For UAV, ACK guarantees return value has been writ-<br>ten to memory.                                                                                                                                                                                                                                                                                                              |
|              | 2<br>3                          | EXPORT_PARAM: write parameter cache.<br>EXPORT_WRITE_ACK: write to memory buffer, request an ACK when write is<br>committed to memory. For UAV, ACK guarantees return value has been writ-<br>ten to memory.<br>Unused for SX exports.EXPORT_WRITE_IND_ACK: write to memory buffer with                                                                                                                                                                                                                                   |
|              |                                 | EXPORT_PARAM: write parameter cache.<br>EXPORT_WRITE_ACK: write to memory buffer, request an ACK when write is<br>committed to memory. For UAV, ACK guarantees return value has been writ-<br>ten to memory.                                                                                                                                                                                                                                                                                                              |
|              | 3<br>[21:1                      | EXPORT_PARAM: write parameter cache.         EXPORT_WRITE_ACK: write to memory buffer, request an ACK when write is committed to memory. For UAV, ACK guarantees return value has been written to memory.         Unused for SX exports.EXPORT_WRITE_IND_ACK: write to memory buffer with offset in INDEX_GPR, get an ACK when done. For UAV, ACK guarantees return value has been written to memory.         [5]       int(7)                                                                                            |
| <br>RW_GPR   | 3<br>[21:1<br>GPR               | EXPORT_PARAM: write parameter cache.<br>EXPORT_WRITE_ACK: write to memory buffer, request an ACK when write is<br>committed to memory. For UAV, ACK guarantees return value has been writ-<br>ten to memory.<br>Unused for SX exports.EXPORT_WRITE_IND_ACK: write to memory buffer with<br>offset in INDEX_GPR, get an ACK when done. For UAV, ACK guarantees return<br>value has been written to memory.                                                                                                                 |
| RW_GPR       | 3<br>[21:1<br>GPR<br>GPR        | EXPORT_PARAM: write parameter cache.         EXPORT_WRITE_ACK: write to memory buffer, request an ACK when write is committed to memory. For UAV, ACK guarantees return value has been written to memory.         Unused for SX exports.EXPORT_WRITE_IND_ACK: write to memory buffer with offset in INDEX_GPR, get an ACK when done. For UAV, ACK guarantees return value has been written to memory.         [5]       int(7)         teregister from which to read data. Depending on the RAT_INST opcode, this         |
| RW_GPR       | 3<br>[21:1<br>GPR<br>GPR<br>• u | EXPORT_PARAM write parameter cache.<br>EXPORT_WRITE_ACK: write to memory buffer, request an ACK when write is<br>committed to memory. For UAV, ACK guarantees return value has been writ-<br>ten to memory.<br>Unused for SX exports.EXPORT_WRITE_IND_ACK: write to memory buffer with<br>offset in INDEX_GPR, get an ACK when done. For UAV, ACK guarantees return<br>value has been written to memory.<br>5] int(7)<br>a register from which to read data. Depending on the RAT_INST opcode, this<br>a contains either: |

### Control Flow Allocate, Import, or Export Doubleword 0 Unordered Access View (UAV) (Cont.)

|         | RW_REL (RR)                | 22 enum(1)                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|---------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|         |                            | Indicates whether GPR is an absolute address, or relative to the loop index (aL).                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|         |                            | 0 Absolute: no relative addressing.                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|         |                            | 1 Relative: add current loop index (aL) value to this address.                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|         | INDEX_GPR                  | [29:23] int(7)                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|         |                            | Select the GPR that holds the buffer address coordinates. The index is multiplied by (ELEM_SIZE + 1). The X, Y, and Z components contain the address within the 1-d surface, 2-d surface, 3-d surface, or it is 2-d slice address, depending on the format of the UAV surface.                                                                                                                                                                 |  |  |  |  |
|         | ELEM_SIZE                  | [31:30] int(2)                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|         | (ES)                       | Number of doublewords per array element, minus one. This field is interpreted as a value in [1,2,4] (3 is not supported). The value from INDEX_GPR and the loop index (aL) counter are multiplied by this factor, if applicable. Also, BURST_COUNT is multiplied by this factor for CF_INST_MEM*. This field is ignored for CF_INST_EXPORT*. Normally, ELEMSIZE = four doublewords for scratch buffers, one doubleword for other buffer types. |  |  |  |  |
| Related | CF_ALLOC_EXE               | PORT_WORD1_BUF                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|         | CF_ALLOC_EXPORT_WORD1_SWIZ |                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |

## Control Flow Allocate, Import, or Export Doubleword 1 Buffer

| Instructions | CF_ALLOC_EX               | XPORT_WORD1_BUF                                                                                                                                                                                                                                                |
|--------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description  |                           | e control flow instruction. This subencoding is used by allocations/exports for all to scratch, ring, and stream buffers.                                                                                                                                      |
| Opcode       | Field Name                | Bits Format                                                                                                                                                                                                                                                    |
|              | ARRAY SIZE                | [11:0]                                                                                                                                                                                                                                                         |
|              | —                         | Array size (elem-size units).                                                                                                                                                                                                                                  |
|              |                           | MEM_WR_SCRATCH: Represents values [1,4096] when ELEMSIZE = 0, [4,16384] when ELEMSIZE = 3.                                                                                                                                                                     |
|              |                           | MEM_WR_SCATTER: unused (no effect).                                                                                                                                                                                                                            |
|              |                           | RAT_CACHELESS export, array_size[7:0] carries the dword stride for burst exports Stride is 1256 dwords.                                                                                                                                                        |
|              | COMP_MASK                 | [15:12] int(4)                                                                                                                                                                                                                                                 |
|              |                           | XYZW component mask (X is the LSB). Write the component iff the corresponding<br>bit is 1. User must enable all components that contain address/data for the<br>operation. For UAV store-raw, set to 0x1; for other UAVs, set to 0xF.                          |
|              | BURST_COUNT               | [19:16] int(4)                                                                                                                                                                                                                                                 |
|              |                           | Number of MRTs, positions, parameters, or logical export values to allocate and/o export, minus one. This field is interpreted as a value in [116].                                                                                                            |
|              | VALID_PIXEL<br>MODE (VPM) | _20 int(1)                                                                                                                                                                                                                                                     |
|              |                           | If set, do not export data for invalid pixels. Caution: this is not the 'default' mode set this bit to 0 by default. Note that Pix/Pos/PC exports use the valid mask and active mask, and mem-exports use the active mask only. Set this only in the PS stage. |
|              | RESERVED                  | 21 Reserved.                                                                                                                                                                                                                                                   |
|              | CF_INST                   | [29:22] enum(8)                                                                                                                                                                                                                                                |
|              |                           | Type of instruction to execute in CF. The value must be one of the allocation/export instructions listed below.                                                                                                                                                |
|              |                           | 64 CF_INST_MEM_STREAM0_BUF0: perform a memory write on stream 0, buffer 0                                                                                                                                                                                      |
|              |                           | <ul> <li>65 CF_INST_MEM_STREAM0_BUF1: perform a memory write on stream 0, buffer 1</li> <li>66 CF_INST_MEM_STREAM0_BUF2: perform a memory write on stream 0, buffer 2</li> </ul>                                                                               |
|              |                           | 67 CF INST MEM STREAMO BUF3: perform a memory write on stream 0, buffer 3                                                                                                                                                                                      |
|              |                           | 68 CF INST MEM STREAM1 BUF0: perform a memory write on stream 1, buffer 0                                                                                                                                                                                      |
|              |                           | 69 CF_INST_MEM_STREAM1_BUF1: perform a memory write on stream 1, buffer 1                                                                                                                                                                                      |
|              |                           | 70 CF_INST_MEM_STREAM1_BUF2: perform a memory write on stream 1, buffer 2                                                                                                                                                                                      |
|              |                           | 71 CF_INST_MEM_STREAM1_BUF3: perform a memory write on stream 1, buffer 3                                                                                                                                                                                      |
|              |                           | 72 CF_INST_MEM_STREAM2_BUF0: perform a memory write on stream 2, buffer 0                                                                                                                                                                                      |
|              |                           | 73 CF_INST_MEM_STREAM2_BUF1: perform a memory write on stream 2, buffer 1                                                                                                                                                                                      |
|              |                           | <ul> <li>74 CF_INST_MEM_STREAM2_BUF2: perform a memory write on stream 2, buffer 2</li> <li>75 CF INST MEM STREAM2 BUF3: perform a memory write on stream 2, buffer 3</li> </ul>                                                                               |
|              |                           | 76 CF INST MEM STREAMS BUF0: perform a memory write on stream 3, buffer 0                                                                                                                                                                                      |
|              |                           | <ul> <li>70 CF_INST_MEM_STREAMS_BOF0: perform a memory write on stream 3, buffe</li> <li>77 CF_INST_MEM_STREAMS_BUF1: perform a memory write on stream 3, buffe</li> <li>1.</li> </ul>                                                                         |
|              |                           | 78 CF_INST_MEM_STREAM3_BUF2: perform a memory write on stream 3, buffer 2                                                                                                                                                                                      |
|              |                           | 79 CF_INST_MEM_STREAM3_BUF3: perform a memory write on stream 3, buffer 3                                                                                                                                                                                      |
|              |                           | 80 CF INST MEM WR SCRATCH: perform a memory write on the scratch buffer.                                                                                                                                                                                       |

### Control Flow Allocate, Import, or Export Doubleword 1 Buffer (Cont.)

|                      | 82 CF_INST_MEM_RING: perform a memory write on the ring buffer.                                                                                                                                                                                |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      | 83 reserved                                                                                                                                                                                                                                    |
|                      | 84 reserved                                                                                                                                                                                                                                    |
|                      | 85 CF_INST_MEM_EXPORT perform a memory write on the shared buffer.                                                                                                                                                                             |
|                      | 86 CF_INST_MEM_RAT. export to a Random Access Target - full functionality (via CB).                                                                                                                                                            |
|                      | 87 CF_INST_MEM_RAT_CACHELESS: export to a Random Access Target without caching - reduced functionality (via DB).                                                                                                                               |
|                      | 88 CF_INST_MEM_RING1: write to ring 1 (currently only applies to GSVS ring).                                                                                                                                                                   |
|                      | 89 CF_INST_MEM_RING2: write to ring 2 (currently only applies to GSVS ring).                                                                                                                                                                   |
|                      | 90 CF_INST_MEM_RING3: write to ring 3 (currently only applies to GSVS ring).                                                                                                                                                                   |
|                      | 91 CF_INST_MEM_EXPORT_COMBINED: Memory export (scatter), for single dword exports only. Combined Address and Data in one export (data = x, data = y, address = w). Must be non-indexed-write, and no burst-writes.                             |
|                      | 92 CF_INST_MEM_RAT_COMBINED_CACHELESS: export to a Random Access Target<br>- reduced functionality (via DB). Combined Address and Data in one export<br>(data = x, data = y; address = w). Must be non-indexed-write, and no burst-<br>writes. |
| MARK (M)             | 30 int(1)                                                                                                                                                                                                                                      |
|                      | Mark memory write to be acknowledged with the next write-ack. Only applies to memory writes (scratch, scatter, etc.), not pixel/position/parameter.                                                                                            |
| BARRIER (B)          | 31 int(1)                                                                                                                                                                                                                                      |
|                      | Synchronization barrier.                                                                                                                                                                                                                       |
|                      | 0 This instruction can run in parallel with prior instructions.                                                                                                                                                                                |
|                      | 1 All prior instructions must complete before this instruction executes.                                                                                                                                                                       |
| Related CF ALLOC EXP | ORT WORDO, CF ALLOC EXPORT WORDO RAT                                                                                                                                                                                                           |
|                      | ORT WORD1 SWIZ                                                                                                                                                                                                                                 |

## Control Flow Allocate, Import, or Export Doubleword 1 Swizzle

| Instructions | CF_ALLOC_EXPOR                                                                                                     | r_word1_swiz                                                                                                                                                                                                                                                    |  |  |  |
|--------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Description  | Word 1 of the control flow instruction. This subencoding is used by allocations/exports for PIXEL, POS, and PARAM. |                                                                                                                                                                                                                                                                 |  |  |  |
| Opcode       | Field Name                                                                                                         | Bits Format                                                                                                                                                                                                                                                     |  |  |  |
|              | SEL X                                                                                                              | [2:0] enum(3)                                                                                                                                                                                                                                                   |  |  |  |
|              | SEL_Y                                                                                                              | [5:3] enum(3)                                                                                                                                                                                                                                                   |  |  |  |
|              | SEL_Z                                                                                                              | [8:6] enum(3)                                                                                                                                                                                                                                                   |  |  |  |
|              | SEL_W                                                                                                              | [11:9] enum(3)                                                                                                                                                                                                                                                  |  |  |  |
|              |                                                                                                                    | Specifies the source for each element of the import or export.                                                                                                                                                                                                  |  |  |  |
|              |                                                                                                                    | 0 SEL_X: use X element.                                                                                                                                                                                                                                         |  |  |  |
|              |                                                                                                                    | 1 SEL_Y. use Y element.                                                                                                                                                                                                                                         |  |  |  |
|              |                                                                                                                    | 2 SEL_Z: use Z element.                                                                                                                                                                                                                                         |  |  |  |
|              |                                                                                                                    | 3 SEL_W: use W element.                                                                                                                                                                                                                                         |  |  |  |
|              |                                                                                                                    | 4 SEL_0: use constant 0.0.                                                                                                                                                                                                                                      |  |  |  |
|              |                                                                                                                    | 5 SEL_1: use constant 1.0.<br>6 reserved                                                                                                                                                                                                                        |  |  |  |
|              |                                                                                                                    | <ul> <li>7 SEL MASK: mask this element. Use this only for non-memory, non-UAV</li> </ul>                                                                                                                                                                        |  |  |  |
|              |                                                                                                                    | exports; otherwise, use COMP_MASK.                                                                                                                                                                                                                              |  |  |  |
|              | RESERVED                                                                                                           | [15:12] Reserved.                                                                                                                                                                                                                                               |  |  |  |
|              | BURST_COUNT                                                                                                        | [19:16] int(4)                                                                                                                                                                                                                                                  |  |  |  |
|              |                                                                                                                    | Number of MRTs, positions, parameters, or logical export values to allocate and/or export, minus one. This field is interpreted as a value in [116].                                                                                                            |  |  |  |
|              | VALID_PIXEL_MODE                                                                                                   | 20 int(1)                                                                                                                                                                                                                                                       |  |  |  |
|              | (VPM)                                                                                                              | If set, do not export data for invalid pixels. Caution: this is not the 'default' mode; set this bit to 0 by default. Note that Pix/Pos/PC exports use the valid mask and active mask, and mem-exports use the active mask only. Set this only in the PS stage. |  |  |  |
|              | RESERVED                                                                                                           | 21 Reserved.                                                                                                                                                                                                                                                    |  |  |  |
|              | CF_INST                                                                                                            | [29:22] enum(8)                                                                                                                                                                                                                                                 |  |  |  |
|              |                                                                                                                    | Type of instruction to execute in CF. The value must be one of the<br>allocation/export instructions listed below. All other values are<br>reserved.                                                                                                            |  |  |  |
|              |                                                                                                                    | 83 CF_INST_EXPORT export only (not last). Used for PIXEL, POS, PARAM exports.                                                                                                                                                                                   |  |  |  |
|              |                                                                                                                    | 84 CF_INST_EXPORT_DONE: export only (last export). Used for PIXEL, POS PARAM exports.                                                                                                                                                                           |  |  |  |
|              | MARK                                                                                                               | 30 int(1)                                                                                                                                                                                                                                                       |  |  |  |
|              | (MRK)                                                                                                              | Mark memory write to be acknowledged with the next write-ack. Only applies to memory writes (scratch, scatter, etc.), not pixel/position/parameter.                                                                                                             |  |  |  |
|              | BARRIER (B)                                                                                                        | 31 int(1)                                                                                                                                                                                                                                                       |  |  |  |
|              |                                                                                                                    | Synchronization barrier.                                                                                                                                                                                                                                        |  |  |  |
|              |                                                                                                                    | 0 This instruction can run in parallel with prior instructions.                                                                                                                                                                                                 |  |  |  |
|              |                                                                                                                    | 1 All prior instructions must complete before this instruction executes.                                                                                                                                                                                        |  |  |  |
| Related      | CF_ALLOC_EXPORT_<br>CF ALLOC EXPORT                                                                                | WORDO, CF_ALLOC_EXPORT_WORDO_RAT<br>WORD1_BUF                                                                                                                                                                                                                   |  |  |  |

Control Flow (CF) Instructions Copyright © 2011 Advanced Micro Devices, Inc. All rights reserved.

# 9.2 ALU Instructions

ALU clauses are initiated using the CF\_ALU\_WORD[0,1] format pair, described in Section 9.1 on page 9-3. After the clause is initiated, the instructions below can be issued. ALU instructions are used to build ALU instruction groups, as described in Section 4.3 on page 4-3. All ALU microcode formats are 64 bits wide.

#### ALU Doubleword 0

| Instructions | ALU_WORD0            |                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description  | ALU_WORDO and ALU    | WORD1 {O                                                                                                                                     | nificant) doubleword in the 64-bit microcode-format pair formed by P2, OP3}. Each instruction using this format pair has either an OP2 Source for operands src0, src1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Opcode       | Field Name           | Bits                                                                                                                                         | Format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|              | SRC0_SEL<br>SRC1_SEL | [8:0]<br>[21:13                                                                                                                              | enum(9)<br>g enum(9)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|              | SRC1_SEL             | Locati<br>[127:0<br>[159:1<br>[191:1<br>[255:1<br>[287:2<br>[319:2<br>217 2<br>218 2<br>t<br>219 2<br>t<br>219 2<br>i<br>220 2<br>i<br>221 2 | <ul> <li>on or value of this source operand.</li> <li>Value in GPR[127:0].</li> <li>28] Kcache constants in bank 0.</li> <li>60] Kcache constants in bank 1.</li> <li>92] inline constant values.</li> <li>256] Kcache constants in bank 2.</li> <li>288] Kcache constants in bank 3.</li> <li>ALU_SRC_LDS_BASE_ADDR: Supplies the base address of the LDS space allocated to this thread.</li> <li>ALU_SRC_LDS_SIZE: Supplies the size of the LDS space allocated to his thread.</li> <li>ALU_SRC_LDS_OQ_A: Use contents of LDS Output Queue A and leave t on the queue.</li> <li>ALU_SRC_LDS_OQ_B: Use contents of LDS Output Queue B and leave t on the queue.</li> <li>ALU_SRC_LDS_OQ_A_POP: Use contents of LDS Output Queue A, and</li> </ul>                                                                                                                    |
|              |                      | 2222 7<br>223 7<br>223 7<br>224 7<br>224 7<br>225 7<br>225 7<br>227 7<br>228 7<br>228 7<br>229 7                                             | bop both the A and B queues at the end of the instruction<br>group(xyzwt).<br>ALU_SRC_LDS_OQ_B_POP: Use contents of LDS Output Queue B, and<br>bop both the A and B queues at the end of the instruction<br>group(xyzwt).<br>ALU_SRC_LDS_DIRECT_A: Direct read of LDS on the A cycle. Address<br>s defined in literal constant-0 (xy).<br>ALU_SRC_LDS_DIRECT_B: Direct read of LDS on the B cycle. Address<br>s defined in literal constant-0 (xy).<br>ALU_SRC_LDS_DIRECT_B: Direct read of LDS on the B cycle. Address<br>s defined in literal constant-0 (xy).<br>ALU_SRC_CLAUSE_GLOBAL: 32-bit clause global value written by<br>MOVA_INIT.<br>ALU_SRC_TIME_HI: Upper 32 bits of 64-bit clock counter.<br>ALU_SRC_TIME_LO: Lower 32 bits of 64-bit clock counter.<br>ALU_SRC_MASK_HI: Upper 32bits of active mask.<br>ALU_SRC_MASK_LO: Lower 32bits of active mask. |

|                                    | 231            | ALU_SRC_HW_WAVE_ID: Hardware wave ID (int).                                                                                                                                                                                                                                                                                             |
|------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                    | 232            | ALU SRC SIMD ID: Compute unit id (int).                                                                                                                                                                                                                                                                                                 |
|                                    | 233            | ALU SRC SE ID: Shader engine ID (int).                                                                                                                                                                                                                                                                                                  |
|                                    | 232            | ALU_SRC_SIMD_ID: Compute unit id (int).                                                                                                                                                                                                                                                                                                 |
|                                    |                | ALU SRC SE ID: Shader engine ID (int).                                                                                                                                                                                                                                                                                                  |
|                                    | 234            | ALU SRC HW THREADGRP ID: Hardware thread group ID (int) within a                                                                                                                                                                                                                                                                        |
|                                    |                | compute unit. CS and HS only.                                                                                                                                                                                                                                                                                                           |
|                                    | 235            | $\tt ALU\_SRC\_WAVE\_ID\_IN\_GRP:$ Wave id within thread group (int). CS and HS only.                                                                                                                                                                                                                                                   |
|                                    | 236            | ALU_SRC_NUM_THREADGRP_WAVES: Number of waves in thread group (int). CS and HS only, must barrier before using.                                                                                                                                                                                                                          |
|                                    | 237            | ALU_SRC_HW_ALU_ODD: Is this clause executing on the even(0) or odd(1) path (int)                                                                                                                                                                                                                                                        |
|                                    | 238            | ALU SRC LOOP IDX: Current value of the loop index (int)                                                                                                                                                                                                                                                                                 |
|                                    |                | ALU_SRC_PARAM_BASE_ADDR: Parameter cache base<br>(LDS_ALLOC_PS), (int).                                                                                                                                                                                                                                                                 |
|                                    | 241            | ALU_SRC_NEW_PRIM_MASK: Bit mask. One bit per quad; if set, it indi-<br>cates that this quad starts a new primitive. Mask omits bit for first<br>quad, since it always begins a new primitive. For example, in a vec-<br>torsize 64 system, this mask is {[15:1],1'b1}.242<br>ALU_SRC_PRIM_MASK HI: Upper 32 bits of 64-bit expansion of |
|                                    |                | NEW_PRIM_MASK. Used for general parameter interp. See SQ-arch spec for details.                                                                                                                                                                                                                                                         |
|                                    | 243            | ALU_SRC_PRIM_MASK_LO: Lower 32 bits of 64-bit expansion of NEW_PRIM_MASK. Used for general parameter interp. See SQ-arch spec for details.                                                                                                                                                                                              |
|                                    | 244            | ALU SRC 1 DBL L: special constant 1.0 double-float, LSW.                                                                                                                                                                                                                                                                                |
|                                    |                | ALU SRC 1 DBL M: special constant 1.0 double-float, MSW.                                                                                                                                                                                                                                                                                |
|                                    |                | ALU_SRC_0_5_DBL_L: special constant 0.5 double-float, LSW.                                                                                                                                                                                                                                                                              |
|                                    |                | ALU SRC 0 5 DBL M: special constant 0.5 double-float, MSW.                                                                                                                                                                                                                                                                              |
|                                    |                | ALU SRC 0: the constant 0.0.                                                                                                                                                                                                                                                                                                            |
|                                    | 249            | ALU SRC 1: the constant 1.0 float.                                                                                                                                                                                                                                                                                                      |
|                                    | 250            | ALU SRC 1 INT. the constant 1 integer.                                                                                                                                                                                                                                                                                                  |
|                                    | 251            | ALU_SRC_M_1_INT: the constant -1 integer.                                                                                                                                                                                                                                                                                               |
|                                    | 252            | ALU_SRC_0_5: the constant 0.5 float.                                                                                                                                                                                                                                                                                                    |
|                                    | 253            | ALU_SRC_LITERAL: literal constant.                                                                                                                                                                                                                                                                                                      |
|                                    | 254            | ALU_SRC_PV: the previous ALU. [X, Y, Z, W] (vector) result.                                                                                                                                                                                                                                                                             |
| SRCO REL (SOR)                     | 9              | enum(1)                                                                                                                                                                                                                                                                                                                                 |
| SRC1_REL (S1R)                     | 22             | enum(1)                                                                                                                                                                                                                                                                                                                                 |
|                                    | 0              | Absolute: no relative addressing.                                                                                                                                                                                                                                                                                                       |
|                                    | 1              | Relative: add index from INDEX_MODE to this address.                                                                                                                                                                                                                                                                                    |
| SRC0_CHAN (SOC)<br>SRC1_CHAN (S1C) | [11:1<br>[24:2 | -                                                                                                                                                                                                                                                                                                                                       |
|                                    | Sou            | rce element to use for this operand.                                                                                                                                                                                                                                                                                                    |
|                                    | 0              | CHAN X: Use X element.                                                                                                                                                                                                                                                                                                                  |
|                                    | 1              | CHAN Y. Use Y element.                                                                                                                                                                                                                                                                                                                  |
|                                    | 2              | CHAN_I. Use Z element.                                                                                                                                                                                                                                                                                                                  |
|                                    | 2              | CHAN w Use W element.                                                                                                                                                                                                                                                                                                                   |
|                                    |                |                                                                                                                                                                                                                                                                                                                                         |

## ALU Doubleword 0 (Cont.)

|         | SRCO NEG (SON)  | 12 int(1)                                                                                                                                |
|---------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------|
|         |                 | 25 int(1)                                                                                                                                |
|         | —               | Negation.                                                                                                                                |
|         |                 | 0 Do not negate input for this operand.                                                                                                  |
|         |                 | 1 Negate input for this operand. Use only for floating-point inputs.                                                                     |
|         | INDEX_MODE (IM) | [28:26] enum(3)                                                                                                                          |
|         |                 | Relative addressing mode, using the address register (AR) or the loop index (aL), for operands that have the SRC_REL or DST_REL bit set. |
|         |                 | 0 INDEX_AR_X - For constants/gpr: add AR.X.                                                                                              |
|         |                 | 4 INDEX_LOOP - Add loop index (aL).                                                                                                      |
|         |                 | 5 INDEX_GLOBAL - Treat GPR address as absolute, not thread-relative.                                                                     |
|         |                 | 6 INDEX_GLOBAL_AR_X- Treat GPR address as absolute, and add GPR-index (AR.X).                                                            |
|         | PRED_SEL (PS)   | [30:29] enum(2)                                                                                                                          |
|         |                 | Predicate to apply to this instruction.                                                                                                  |
|         |                 | 0 PRED_SEL_OFF: execute all pixels.                                                                                                      |
|         |                 | 1 reserved                                                                                                                               |
|         |                 | 2 PRED_SEL_ZERO: execute if predicate = 0.                                                                                               |
|         |                 | 3 PRED_SEL_ONE: execute if predicate = 1.                                                                                                |
|         | LAST (L)        | 31 int(1)                                                                                                                                |
|         |                 | Last instruction in an instruction group.                                                                                                |
|         |                 | 0 This is not the last instruction (64-bit word) in the current instruction                                                              |
|         |                 | group.                                                                                                                                   |
|         |                 | 1 This is the last instruction (64-bit word) in the current instruction group.                                                           |
| Related | ALU_WORD1_0P2   |                                                                                                                                          |
|         | ALU WORD1 OP3   |                                                                                                                                          |

Instructions ALU WORD1 OP2 This is the high-order (most-significant) doubleword in the 64-bit microcode-format pair formed by Description ALU\_WORD0 and ALU\_WORD1\_{OP2, OP3}. Each instruction using this format pair has either an OP2 or an OP3 version (not both). The OP2 version specifies ALU instructions that take zero to two source operands, plus a destination operand. Opcode Field Name Bits Format int(1) SRCO ABS (SOA) 0 int(1) SRC1 ABS (S1A) 1 Absolute value. 0 Use the actual value of the input for this operand. 1 Use the absolute value of the input for this operand. Use only for floatingpoint inputs. This function is performed before negation. UPDATE EXEC MA 2 int(1) SK (UEM) Update active mask. 0 Do not update the active mask after executing this instruction. 1 Reserved. Update the execute mask with ALU WORD1 OP2 EXECUTE MASK. UPDATE\_PRED 3 int(1) (UP) Update predicate. Do not update the stored predicate. 0 Update the stored predicate based on the predicate operation computed 1 here. 4 int(1) WRITE MASK (WM) Write result to destination vector element. 0 Do not write this scalar result to the destination GPR vector element. Write this scalar result to the destination GPR vector element. 1 [6:5] OMOD enum(2) Output modifier. 0 ALU OMOD OFF: identity. This value must be used for operations that produce an integer result. 1 ALU OMOD M2: multiply by 2.0. 2 ALU OMOD M4: multiply by 4.0. 3 ALU OMOD D2: divide by 2.0.

| ALU_INST | [17:7]   | enum(11)                                                                                             |
|----------|----------|------------------------------------------------------------------------------------------------------|
|          |          | ction. The top three bits of this field must be zero. See Chapter 8 for iptions of each instruction. |
|          | 0        | OP2_INST_ADD                                                                                         |
|          | 1        | OP2_INST_MUL                                                                                         |
|          | 2        | OP2_INST_MUL_IEEE                                                                                    |
|          | 3        | OP2_INST_MAX                                                                                         |
|          | 4        | OP2_INST_MIN                                                                                         |
|          | 5        | OP2_INST_MAX_DX10                                                                                    |
|          | 6        | OP2_INST_MIN_DX10                                                                                    |
|          | 7        | reserved                                                                                             |
|          | 8        | OP2_INST_SETE                                                                                        |
|          | 9        | OP2_INST_SETGT                                                                                       |
|          | 10       | OP2_INST_SETGE                                                                                       |
|          | 11<br>12 | OP2_INST_SETNE                                                                                       |
|          | 12       | OP2_INST_SETE_DX10                                                                                   |
|          | 13       | OP2_INST_SETGT_DX10                                                                                  |
|          | 14       | OP2_INST_SETGE_DX10<br>OP2 INST SETNE DX10                                                           |
|          | 16       | OP2_INST_SERVE_DATO<br>OP2_INST_FRACT                                                                |
|          | 17       | OP2_INST_TRUCT<br>OP2_INST_TRUNC                                                                     |
|          | 18       | OP2 INST CEIL                                                                                        |
|          | 19       | OP2 INST RNDNE                                                                                       |
|          | 20       | OP2 INST FLOOR                                                                                       |
|          | 21       | OP2 INST ASHR INT                                                                                    |
|          | 22       | OP2 INST LSHR INT                                                                                    |
|          | 23       | OP2 INST LSHL INT                                                                                    |
|          | 24       | reserved                                                                                             |
|          | 25       | OP2_INST_MOV                                                                                         |
|          | 26       | OP2_INST_NOP                                                                                         |
|          | 27       | OP2_INST_MUL_64                                                                                      |
|          | 28       | OP2_INST_FLT64_T0_FLT32                                                                              |
|          | 29       | OP2_INST_FLT32_T0_FLT64                                                                              |
|          | 30       | OP2_INST_PRED_SETGT_UINT                                                                             |
|          | 31       | OP2_INST_PRED_SETGE_UINT                                                                             |
|          | 32       | OP2_INST_PRED_SETE                                                                                   |
|          |          | OP2_INST_PRED_SETGT                                                                                  |
|          |          | OP2_INST_PRED_SETGE                                                                                  |
|          |          | OP2_INST_PRED_SETNE                                                                                  |
|          |          | OP2_INST_PRED_SET_INV                                                                                |
|          |          | OP2_INST_PRED_SET_POP                                                                                |
|          |          | OP2_INST_PRED_SET_CLR                                                                                |
|          |          | OP2_INST_PRED_SET_RESTORE                                                                            |
|          | 40<br>41 | OP2_INST_PRED_SETE_PUSH                                                                              |
|          |          | OP2_INST_PRED_SETGT_PUSH<br>OP2_INST_PRED_SETGE_PUSH                                                 |
|          | 42       | OP2_INS1_PRED_SEIGE_POSH<br>OP2_INST_PRED_SEINE_PUSH                                                 |
|          | 44       | OP2_INST_FRED_SHIRE_FOSH<br>OP2_INST_KILLE                                                           |
|          | 45       | OP2_INST_KILLGT                                                                                      |
|          |          |                                                                                                      |

| ALU_INST | [17:8 | 3] enum(10)                  |
|----------|-------|------------------------------|
|          | 46    | OP2_INST_KILLGE              |
|          | 47    | OP2_INST_KILLNE              |
|          | 48    | OP2_INST_AND_INT             |
|          | 49    | OP2_INST_OR_INT              |
|          | 50    | OP2_INST_XOR_INT             |
|          | 51    | OP2_INST_NOT_INT             |
|          | 52    | OP2_INST_ADD_INT             |
|          | 53    | OP2_INST_SUB_INT             |
|          | 54    | OP2_INST_MAX_INT             |
|          | 55    | OP2_INST_MIN_INT             |
|          | 56    | OP2_INST_MAX_UINT            |
|          | 57    | OP2_INST_MIN_UINT            |
|          | 58    | OP2_INST_SETE_INT            |
|          | 59    | OP2_INST_SETGT_INT           |
|          | 60    | OP2_INST_SETGE_INT           |
|          | 61    | OP2_INST_SETNE_INT           |
|          | 62    | OP2_INST_SETGT_UINT          |
|          | 63    | OP2_INST_SETGE_UINT          |
|          | 64    | OP2_INST_KILLGT_UINT         |
|          | 65    | OP2_INST_KILLGE_UINT         |
|          | 66    | OP2_INST_PRED_SETE_INT       |
|          | 67    | OP2_INST_PRED_SETGT_INT      |
|          | 68    | OP2_INST_PRED_SETGE_INT      |
|          | 69    | OP2_INST_PRED_SETNE_INT      |
|          | 70    | OP2_INST_KILLE_INT           |
|          | 71    | OP2_INST_KILLGT_INT          |
|          | 72    | OP2_INST_KILLGE_INT          |
|          | 73    | OP2_INST_KILLNE_INT          |
|          | 74    | OP2_INST_PRED_SETE_PUSH_INT  |
|          | 75    | OP2_INST_PRED_SETGT_PUSH_INT |
|          | 76    | OP2_INST_PRED_SETGE_PUSH_INT |
|          | 77    | OP2_INST_PRED_SETNE_PUSH_INT |
|          | 78    | OP2_INST_PRED_SETLT_PUSH_INT |
|          | 79    | OP2_INST_PRED_SETLE_PUSH_INT |
|          | 80    | OP2_INST_FLT_TO_INT          |
|          | 81    | OP2_INST_BFREV_INT           |
|          | 82    | OP2_INST_ADDC_UINT           |
|          | 83    | OP2_INST_SUBB_UINT           |
|          | 84    | OP2_INST_GROUP_BARRIER       |
|          | 85    | reserved                     |
|          | 86    | reserved                     |
|          | 87    | OP2_INST_SET_MODE            |
|          | 88    | reserved                     |
|          | 89    | reserved                     |
|          | 90    | OP2_INST_SET_LDS_SIZE        |
|          | 91    | OP2_INST_MUL_INT24           |
|          | 92    | OP2_INST_MULHI_INT24         |
|          | 128:  | 93 reserved                  |

ALU Doubleword 1 Zero to Two Source Operands (Cont.)

| 129 | OP2 INST EXP IEEE                                      |
|-----|--------------------------------------------------------|
| 130 | OP2_INST_LOG_CLAMPED                                   |
|     | OP2_INST_LOG_IEEE                                      |
|     | OP2_INST_RECIP_CLAMPED                                 |
|     | OP2_INST_RECIP_FF                                      |
|     | OP2_INST_RECIP_IEEE                                    |
|     | OP2_INST_RECIPSQRT_CLAMPED                             |
|     | OP2_INST_RECIPSQRT_FF                                  |
|     | OP2_INST_RECIPSQRT_IEEE                                |
|     | OP2_INST_SQRT_IEEE                                     |
|     | OP2_INST_SIN                                           |
|     | OP2_INST_COS                                           |
|     | OP2 INST MULLO INT                                     |
|     | OP2 INST MULHI INT                                     |
|     | OP2_INST_MULLO_UINT                                    |
|     | OP2 INST MULHI UINT                                    |
|     | reserved                                               |
|     | reserved                                               |
|     | OP2_INST_RECIP_64                                      |
|     | OP2_INST_RECIP_CLAMPED_64                              |
|     | OP2_INST_RECIPSQRT_64                                  |
|     | OP2_INST_RECIPSORT_CLAMPED_64                          |
|     | OP2_INST_SQRT_64                                       |
|     | OP2_INS1_SQK1_04<br>OP2_INST_FLT_TO_UINT               |
|     | OP2_INST_INT_TO_FLT                                    |
|     | OP2_INST_INT_TO_FLT                                    |
|     | OP2_INST_OFM_INT                                       |
|     |                                                        |
|     | OP2_INST_FLT32_TO_FLT16_RTZ<br>OP2_INST_FLT32_TO_FLT16 |
|     | OP2_INS1_FLT16_TO_FLT12                                |
|     | OP2_INST_UBYTE0_FLT                                    |
|     | OP2_INST_UBYTE1_FLT                                    |
|     | OP2_INST_OBTIEL_FUT<br>OP2_INST_UBYTE2_FLT             |
|     | OP2_INST_UBYTE3_FLT                                    |
|     | OP2_INSI_OBYTES_FLT<br>OP2_INST_BCNT_INT               |
|     | OP2_INSI_BONI_INI<br>OP2_INST_FFBH_UINT                |
| 172 |                                                        |
|     | OP2_INSI_FFBL_INI<br>OP2_INST_FFBH_INT                 |
|     | OP2 INST FLT TO UINT4                                  |
|     | OP2 INST DOT IEEE                                      |
|     | OP2_INSI_DOI_ILLE<br>OP2_INST_FLT_TO_INT_RPI           |
|     | OP2_INSI_FLI_IO_INI_KFI<br>OP2_INST_FLT_TO_INT_FLOOR   |
|     |                                                        |
|     | OP2_INST_MULHI_UINT24<br>OP2_INST_MBCNT_32HI_INT       |
|     | OP2_INST_MBCNT_32H1_INT<br>OP2_INST_OFFSET_TO_FLT      |
| 181 |                                                        |
|     | OP2_INST_MUL_UINT24                                    |
|     | OP2_INST_BCNT_ACCUM_PREV_INT                           |
|     | OP2_INST_MBCNT_32LO_ACCUM_PREV_INT                     |
|     | OP2_INST_SETE_64                                       |
|     | OP2_INST_SETNE_64                                      |
| 100 | OP2_INST_SETGT_64                                      |

|              | 187 OP2_INST_SETGE_64                                                                                                                          |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------|
|              | 188 OP2_INST_MIN_64                                                                                                                            |
|              | 189 OP2_INST_MAX_64                                                                                                                            |
|              | 190 OP2_INST_DOT4                                                                                                                              |
|              | 191 OP2_INST_DOT4_IEEE                                                                                                                         |
|              | 192 OP2_INST_CUBE                                                                                                                              |
|              | 193 OP2_INST_MAX4                                                                                                                              |
|              | <b>196</b> OP2_INST_FREXP_64                                                                                                                   |
|              | 197 OP2_INST_LDEXP_64                                                                                                                          |
|              | 198 OP2_INST_FRACT_64                                                                                                                          |
|              | 199 OP2_INST_PRED_SETGT_64                                                                                                                     |
|              | 200 OP2_INST_PRED_SETE_64                                                                                                                      |
|              | 201 OP2 INST PRED SETGE 64                                                                                                                     |
|              | 202 OP2_INST_MUL_64                                                                                                                            |
|              | 203 OP2_INST_ADD_64                                                                                                                            |
|              | 200 of 2_nor                                                                                                                                   |
|              | 205 0P2_INST_FLT64_T0_FLT32                                                                                                                    |
|              | 206 0P2_INST_FLT32_T0_FLT64                                                                                                                    |
|              |                                                                                                                                                |
|              | 207 OP2_INST_SAD_ACCUM_PREV_UINT                                                                                                               |
|              | 208 OP2_INST_DOT                                                                                                                               |
|              | 209 OP2_INST_MUL_PREV                                                                                                                          |
|              | 210 OP2_INST_MUL_IEEE_PREV                                                                                                                     |
|              | 211 OP2_INST_ADD_PREV                                                                                                                          |
|              | 212 OP2_INST_MULADD_PREV                                                                                                                       |
|              | 213 OP2_INST_MULADD_IEEE_PREV                                                                                                                  |
|              | 214 OP2_INST_INTERP_XY                                                                                                                         |
|              | 215 OP2_INST_INTERP_ZW                                                                                                                         |
|              | 216 OP2_INST_INTERP_X                                                                                                                          |
|              | 217 OP2_INST_INTERP_Z                                                                                                                          |
|              | 218 OP2_INST_STORE_FLAGS                                                                                                                       |
|              | 219 OP2_INST_LOAD_STORE_FLAGS                                                                                                                  |
|              | 220 - 223 reserved                                                                                                                             |
|              | 224 OP2_INST_INTERP_LOAD_P0                                                                                                                    |
|              | 225 OP2_INST_INTERP_LOAD_P10                                                                                                                   |
|              | 226 OP2_INST_INTERP_LOAD_P20                                                                                                                   |
| BANK_SWIZZLE | [20:18] enum(3)                                                                                                                                |
| (BS)         | Specifies how to load operands into the SP.                                                                                                    |
|              | 0 ALU_VEC_012, SQ_ALU_SCL_210                                                                                                                  |
|              | 1 ALU_VEC_021, SQ_ALU_SCL_122                                                                                                                  |
|              | 2 ALU_VEC_120, SQ_ALU_SCL_212                                                                                                                  |
|              | 3 ALU_VEC_102, SQ_ALU_SCL_221                                                                                                                  |
|              | 4 ALU_VEC_201                                                                                                                                  |
|              | 5 ALU_VEC_210                                                                                                                                  |
|              | 6-8 reserved                                                                                                                                   |
| DST GPR      | [27:21] enum(7)                                                                                                                                |
| _            | Destination address to which result is written. Always a GPR address.                                                                          |
|              |                                                                                                                                                |
| DST REL (DR) | 28 enum(1)                                                                                                                                     |
| DST_REL (DR) | 28 enum(1)<br>Specifies whether to use absolute or relative addressing                                                                         |
| DST_REL (DR) | <ul> <li>28 enum(1)</li> <li>Specifies whether to use absolute or relative addressing.</li> <li>0 ABSOLUTE: no relative addressing.</li> </ul> |

ALU Instructions Copyright © 2011 Advanced Micro Devices, Inc. All rights reserved.

|         | DST_CHAN (DC)                                | [30:29] enum(2)                                                                                              |  |  |
|---------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------|--|--|
|         |                                              | Specifies to which element of DST_GPR the result is written.                                                 |  |  |
|         | 0 CHAN_X: write to X element of destination. |                                                                                                              |  |  |
|         |                                              | 1 CHAN_Y: write to Y element of destination.                                                                 |  |  |
|         |                                              | 2 CHAN_Z: write to Z element of destination.                                                                 |  |  |
|         |                                              | 3 CHAN_W: write to W element of destination.                                                                 |  |  |
|         | CLAMP (C)                                    | 31 int(1)                                                                                                    |  |  |
|         |                                              | If set, clamp the result to [0.0, 1.0]. Not mathematically defined for opcodes that produce integer results. |  |  |
| Related | ALU_WORD0                                    |                                                                                                              |  |  |
|         | ALU_WORD1_OP3                                |                                                                                                              |  |  |

### **ALU Doubleword 1 Three Source Operands**

- Instructions ALU WORD1 OP3
- Description This is the high-order (most-significant) doubleword in the 64-bit microcode-format pair formed by ALU\_WORD0 and ALU\_WORD1\_{OP2, OP3}. Each instruction using this format pair has either an OP2 or an OP3 version (not both). The OP3 version specifies ALU instructions that take three source operands, plus a destination operand.

| Opcode    | Field Name | Bits Format                                                                                                                                |
|-----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------|
|           | SRC2_SEL   | [8:0] enum(9)                                                                                                                              |
|           |            | Location or value of this source operand.                                                                                                  |
|           |            | [127:0] Value in GPR[127:0].                                                                                                               |
|           |            | [159:128] Kcache constants in bank 0.                                                                                                      |
|           |            | [191:160] Kcache constants in bank 1.                                                                                                      |
|           |            | [255:192] inline constant values.                                                                                                          |
|           |            | [287:256] Kcache constants in bank 2.                                                                                                      |
|           |            | [319:288] Kcache constants in bank 3.                                                                                                      |
|           |            | Other special values are shown below.                                                                                                      |
|           |            | 217 ALU_SRC_LDS_BASE_ADDR: Supplies the base address of the LDS space allo-<br>cated to this thread.                                       |
|           |            | 218 ALU_SRC_LDS_SIZE: Supplies the size of the LDS space allocated to this thread.                                                         |
|           |            | 219 ALU_SRC_LDS_OQ_A: Use contents of LDS output queue A, and leave it on the queue.                                                       |
|           |            | 220 ALU_SRC_LDS_OQ_B: Use contents of LDS output queue B, and leave it on the queue.                                                       |
|           |            | 221 ALU_SRC_LDS_OQ_A_POP: Use contents of LDS output queue A, and pop both the A and B queues at the end of the instruction group (xyzwt). |
|           |            | 222 ALU_SRC_LDS_OQ_B_POP: Use contents of LDS output queue B, and pop both the A and B queues at the end of the instruction group (xyzwt). |
|           |            | 223 ALU_SRC_LDS_DIRECT_A: Direct read of LDS on the A cycle. Address is defined in literal constant-0 (xy).                                |
|           |            | 224 ALU_SRC_LDS_DIRECT_B: Direct read of LDS on the B cycle. Address is defined in literal constant-0 (xy).                                |
|           |            | 225 ALU_SCR_CLAUSE_GLOBAL: 32-bit clause global value written by MOVA_INIT.                                                                |
|           |            | 227 ALU_SRC_TIME_HI: Upper 32 bits of 64-bit clock counter.                                                                                |
|           |            | 228 ALU_SRC_TIME_LO: Lower 32 bits of 64-bit clock counter.                                                                                |
|           |            | 229 ALU_SRC_MASK_HI: Upper 32bits of active mask.                                                                                          |
|           |            | 230 ALU_SRC_MASK_LO: Lower 32bits of active mask.                                                                                          |
|           |            | 231 ALU_SRC_HW_WAVE_ID: Hardware wave ID (int).                                                                                            |
|           |            | 232 ALU_SRC_SIMD_ID: Compute unit id (int).                                                                                                |
|           |            | 233 ALU_SRC_SE_ID: Shader engine ID (int).                                                                                                 |
|           |            | 234 ALU_SRC_HW_THREADGRP_ID: Hardware thread group ID (int) within a compute unit. CS and HS only.                                         |
|           |            | 235 ALU_SRC_WAVE_ID_IN_GRP: Wave id within thread group (int). CS and HS only.                                                             |
|           |            | 236 ALU_SRC_NUM_THREADGRP_WAVES: Number of waves in thread group (int). CS and HS only; must barrier before using.                         |
|           |            | 237 ALU_SRC_HW_ALU_ODD: This clause executes on the even (0) or odd (1) path (int).                                                        |
|           |            | 238 ALU_SRC_LOOP_IDX: Current value of the loop index (int)                                                                                |
| . <u></u> |            | 240 ALU_SRC_PARAM_BASE_ADDR: Parameter cache base (LDS_ALLOC_PS), (int).                                                                   |

### ALU Doubleword 1 Three Source Operands (Cont.)

|           | 241 ALU_SRC_NEW_PRIM_MASK: Bit mask. 1 bit per quad, '1' indicates that this quad starts a new primitive. The mask omits bit for first quad because it always begins a new primitive. For example, in a vectorsize 64 system, this mask is {[15:1],1'b1}. |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | <ul> <li>242 ALU_SRC_PRIM_MASK_HI: Upper 32 bits of 64-bit expansion of NEW_PRIM_MASK.</li> <li>Used for general parameter interpolation.</li> </ul>                                                                                                      |
|           | <ul> <li>ALU_SRC_PRIM_MASK_LO: Lower 32 bits of 64-bit expansion of NEW_PRIM_MASK.</li> <li>Used for general parameter interpolation.</li> </ul>                                                                                                          |
|           | 244 ALU_SRC_1_DBL_L: special constant 1.0 double-float, LSW.                                                                                                                                                                                              |
|           | 245 ALU SRC 1 DBL M: special constant 1.0 double-float, MSW.                                                                                                                                                                                              |
|           | 246 ALU SRC 0 5 DBL L: special constant 0.5 double-float, LSW.                                                                                                                                                                                            |
|           | 247 ALU_SRC_0_5_DBL_M: special constant 0.5 double-float, MSW.                                                                                                                                                                                            |
|           | 248 ALU_SRC_0: the constant 0.0.                                                                                                                                                                                                                          |
|           | 249 ALU_SRC_1: the constant 1.0 float.                                                                                                                                                                                                                    |
|           | 250 ALU_SRC_1_INT: the constant 1 integer.                                                                                                                                                                                                                |
|           | 251 ALU_SRC_M_1_INT: the constant -1 integer.                                                                                                                                                                                                             |
|           | 252 ALU_SRC_0_5: the constant 0.5 float.                                                                                                                                                                                                                  |
|           | 253 ALU_SRC_LITERAL: literal constant.                                                                                                                                                                                                                    |
|           | 254 ALU_SRC_PV: previous ALU. [X,Y,Z,W] result.                                                                                                                                                                                                           |
| SRC2_REL  | 9 enum(1)                                                                                                                                                                                                                                                 |
| (SR)      | Addressing mode for this source operand.                                                                                                                                                                                                                  |
|           | 0 Absolute: no relative addressing.                                                                                                                                                                                                                       |
|           | <ol> <li>Relative: add index from INDEX_MODE to this address. See "ALU_WORD0," on<br/>page 9-23, for the specification of INDEX_MODE.</li> </ol>                                                                                                          |
| SRC2_CHAN | [11:10] enum(2)                                                                                                                                                                                                                                           |
| (S2C)     | Source element to use for this operand.                                                                                                                                                                                                                   |
|           | 0 CHAN X: Use X element.                                                                                                                                                                                                                                  |
|           | 1 CHAN_Y. Use Y element.                                                                                                                                                                                                                                  |
|           | 2 CHAN_Z: Use Z element.                                                                                                                                                                                                                                  |
|           | 3 CHAN_W: Use W element.                                                                                                                                                                                                                                  |
| SRC2_NEG  | 12 int(1)                                                                                                                                                                                                                                                 |
| (SN)      | Negation.                                                                                                                                                                                                                                                 |
|           | 0 Do not negate input for this operand.                                                                                                                                                                                                                   |
|           | 1 Negate input for this operand. Use only for floating-point inputs.                                                                                                                                                                                      |
|           |                                                                                                                                                                                                                                                           |

## ALU Doubleword 1 Three Source Operands (Cont.)

| ALU_INST   | [17:13] enum(5)                                                                                                                                                  |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | Instruction. Gaps in opcode values are not marked in the list below. See Chapter for descriptions of each instruction. Note: opcode values do not begin at zero. |
|            | 4 OP3 INST_BFE_UINT                                                                                                                                              |
|            | 5 OP3 INST BFE INT                                                                                                                                               |
|            | 6 OP3_INST_BFI_INT                                                                                                                                               |
|            | 7 OP3_INST_FMA                                                                                                                                                   |
|            | 8 OP3_INST_MULADD_INT234                                                                                                                                         |
|            | 9 OP3_INST_CNDNE_64                                                                                                                                              |
|            | 10 OP3_INST_FMA_64                                                                                                                                               |
|            | 11 OP3_INST_LERP_UINT                                                                                                                                            |
|            | 12 OP3_INST_BIT_ALIGN_INT                                                                                                                                        |
|            | 13 OP3_INST_BYTE_ALIGN_INT                                                                                                                                       |
|            | 14 OP3_INST_SAD_ACCUM_UINT                                                                                                                                       |
|            | 15 OP3_INST_SAD_ACCUM_HI_UINT                                                                                                                                    |
|            | 16 OP3_INST_MULADD_UINT24                                                                                                                                        |
|            | 17 OP3_INST_LDS_IDX_OP: This opcodes implies ALU_WORD*_LDS_IDX_OP enco                                                                                           |
|            | ing.<br>20 ops inst muladd                                                                                                                                       |
|            | 21 OP3 INST MULADD M2                                                                                                                                            |
|            | 22 OP3 INST MULADD M4                                                                                                                                            |
|            | 23 OP3 INST MULADD D2                                                                                                                                            |
|            | 24 OP3 INST MULADD IEEE                                                                                                                                          |
|            | 25 OP3 INST CNDE                                                                                                                                                 |
|            | 26 OP3 INST CNDGT                                                                                                                                                |
|            | 27 OP3 INST CNDGE                                                                                                                                                |
|            | 28 OP3 INST_CNDE_INT                                                                                                                                             |
|            | 29 OP3_INST_CNDGT_INT                                                                                                                                            |
|            | 30 OP3_INST_CNDGE_INT                                                                                                                                            |
|            | 31 OP3_INST_MUL_LIT                                                                                                                                              |
| BANK_SWIZZ |                                                                                                                                                                  |
| (BS)       | Specifies how to load operands into the SP.                                                                                                                      |
|            | 0 ALU_VEC_012, SQ_ALU_SCL_210                                                                                                                                    |
|            | 1 ALU_VEC_021, SQ_ALU_SCL_122                                                                                                                                    |
|            | 2 ALU_VEC_120, SQ_ALU_SCL_212                                                                                                                                    |
|            | 3 ALU_VEC_102, SQ_ALU_SCL_221                                                                                                                                    |
|            | 4 ALU_VEC_201                                                                                                                                                    |
|            | 5 ALU_VEC_210<br>6-8 reserved                                                                                                                                    |
|            |                                                                                                                                                                  |
| DST_GPR    | [27:21] enum(7)<br>Destination address to which result is written. Always a GPR address.                                                                         |
| DST REL    | 28 enum(1)                                                                                                                                                       |
| (DR)       | Specifies whether to use absolute or relative addressing.                                                                                                        |
|            | 0 ABSOLUTE: no relative addressing.                                                                                                                              |
|            |                                                                                                                                                                  |

## ALU Doubleword 1 Three Source Operands (Cont.)

|         | DST_CHAN    | [30:29] enum(2)                                                                                              |
|---------|-------------|--------------------------------------------------------------------------------------------------------------|
|         | (DC)        | Specifies to which element of DST_GPR the result is written.                                                 |
|         |             | 0 CHAN_X: write to X element of destination.                                                                 |
|         |             | 1 CHAN_Y: write to Y element of destination.                                                                 |
|         |             | 2 CHAN_Z: write to Z element of destination.                                                                 |
|         |             | 3 CHAN_W: write to W element of destination.                                                                 |
|         | CLAMP       | 31 int(1)                                                                                                    |
|         |             | If set, clamp the result to [0.0, 1.0]. Not mathematically defined for opcodes that produce integer results. |
| Related | ALU_WORD0   |                                                                                                              |
|         | ALU_WORD1_0 | P2                                                                                                           |

#### ALU Doubleword 1 Zero to Two Source Operands MOVA

Instructions ALU WORD1 OP2 MOVA Description This is the high-order (most-significant) doubleword in the 64-bit microcode-format pair formed by ALU WORD0 and ALU WORD1 OP2 MOVA. This instruction format is used only for the MOVA instruction. Opcode Field Name Bits Format SRCO ABS (SOA) 0 int(1) int(1) SRC1 ABS (S1A) 1 Absolute value. 0 Use the actual value of the input for this operand. 1 Use the absolute value of the input for this operand. Use only for floatingpoint inputs. This function is performed before negation. UPDATE EXEC MA 2 int(1) SK (UEM) Update active mask. 0 Do not update the active mask after executing this instruction. 1 reserved 3 int(1) UPDATE PRED (UP) Update predicate. 0 Do not update the stored predicate. 1 Update the stored predicate based on the predicate operation computed here. WRITE MASK 4 int(1) (MM)Write result to destination vector element. 0 Do not write this scalar result to the destination GPR vector element. 1 Write this scalar result to the destination GPR vector element. [6:5] OMOD enum(2) Output modifier. 0 ALU OMOD OFF: identity. This value must be used for operations that produce an integer result. 1 ALU OMOD M2: multiply by 2.0. 2 ALU OMOD M4: multiply by 4.0. 3 ALU OMOD D2: divide by 2.0. ALU INST [17:7] enum(11)Instruction. The top three bits of this field must be zero. Gaps in opcode values are not marked in the list below. See Chapter 6 for descriptions of each instruction. All are reserved except for 204 OP2 INST MOVA INT BANK\_SWIZZLE [20:18] enum(3) (BS) Specifies how to load operands into the SP. ALU\_VEC\_012, SQ\_ALU\_SCL\_210 0 1 ALU VEC 021, SQ ALU SCL 122 2 ALU VEC 120, SQ ALU SCL 212 3 ALU VEC 102, SQ ALU SCL 221 4 ALU VEC 201 5 ALU VEC 210 6-8 reserved

|         | MOVA_DST      | [27:21]                                                                                                      |  |  |
|---------|---------------|--------------------------------------------------------------------------------------------------------------|--|--|
|         |               | Specifies where to store MOVA results.                                                                       |  |  |
|         |               | 0 Store MOVA result nine Isbs in AR.X.                                                                       |  |  |
|         |               | 1 Store MOVA result in CF_PC. From GPR sources, only the 9 lsbs are cop-<br>ied.                             |  |  |
|         |               | 2 Store MOVA result nine lsbs in CF_IDX0.                                                                    |  |  |
|         |               | 3 Store MOVA result nine lsbs in CF_IDX1.                                                                    |  |  |
|         |               | 4 Store MOVA result eight lsbs in CLAUSE_GLOBAL[7:0].                                                        |  |  |
|         |               | 5 Store MOVA result eight lsbs in CLAUSE_GLOBAL[15:8].                                                       |  |  |
|         |               | 6 Store MOVA result eight lsbs in CLAUSE_GLOBAL[23:16].                                                      |  |  |
|         |               | 7 Store MOVA result eight lsbs in CLAUSE_GLOBAL[31:24].                                                      |  |  |
|         |               | 8-64 reserved                                                                                                |  |  |
|         | DST_REL (DR)  | 28 enum(1)                                                                                                   |  |  |
|         |               | Specifies whether to use absolute or relative addressing.                                                    |  |  |
|         |               | 0 ABSOLUTE: no relative addressing.                                                                          |  |  |
|         |               | 1 RELATIVE: add index from INDEX_MODE to this address.                                                       |  |  |
|         | DST_CHAN (DC) | [30:29] enum(2)                                                                                              |  |  |
|         |               | Specifies to which element of DST_GPR the result is written.                                                 |  |  |
|         |               | 0 CHAN_X: write to X element of destination.                                                                 |  |  |
|         |               | 1 CHAN_Y: write to Y element of destination.                                                                 |  |  |
|         |               | 2 CHAN_Z: write to Z element of destination.                                                                 |  |  |
|         |               | 3 CHAN_W: write to W element of destination.                                                                 |  |  |
|         | CLAMP (C)     | 31 int(1)                                                                                                    |  |  |
|         |               | If set, clamp the result to [0.0, 1.0]. Not mathematically defined for opcodes that produce integer results. |  |  |
| Related | ALU WORDO     |                                                                                                              |  |  |
|         | ALU WORD1 OP3 |                                                                                                              |  |  |

| Instructions | ALU_WORD1_OP2_EXECUTE_MASK                                                                                                                                                                                                                         |        |                                                                                                                                                                                                                                                          |  |  |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Description  | This is the high-order (most-significant) doubleword in the 64-bit microcode-format pair formed by<br>ALU_WORD0 and ALU_WORD1_OP2_EXECUTE_MASK. Used for PRED and KILL instructions that update<br>the execute mask with the instruction's result. |        |                                                                                                                                                                                                                                                          |  |  |
| Opcode       | Field Name                                                                                                                                                                                                                                         | Bits   | Format                                                                                                                                                                                                                                                   |  |  |
|              | SRC0_ABS (S0A)<br>SRC1_ABS (S1A)                                                                                                                                                                                                                   |        | int(1)<br>int(1)                                                                                                                                                                                                                                         |  |  |
|              |                                                                                                                                                                                                                                                    | Abso   | lute value.                                                                                                                                                                                                                                              |  |  |
|              |                                                                                                                                                                                                                                                    | 0<br>1 | Use the actual value of the input for this operand.<br>Use the absolute value of the input for this operand. Use only for floating-<br>point inputs. This function is performed before negation.                                                         |  |  |
|              | UPDATE_EXEC_MA                                                                                                                                                                                                                                     | 2      | int(1)                                                                                                                                                                                                                                                   |  |  |
|              | SK (UEM)                                                                                                                                                                                                                                           | Upda   | ate active mask.                                                                                                                                                                                                                                         |  |  |
|              |                                                                                                                                                                                                                                                    | 0      | reserved                                                                                                                                                                                                                                                 |  |  |
|              |                                                                                                                                                                                                                                                    | 1      | Update the active mask after executing this instruction, based on the current predicate.                                                                                                                                                                 |  |  |
|              | UPDATE_PRED                                                                                                                                                                                                                                        |        | int(1)                                                                                                                                                                                                                                                   |  |  |
|              | (UP)                                                                                                                                                                                                                                               | Upda   | ate predicate.                                                                                                                                                                                                                                           |  |  |
|              |                                                                                                                                                                                                                                                    | 0      | Do not update the stored predicate.                                                                                                                                                                                                                      |  |  |
|              |                                                                                                                                                                                                                                                    | 1      | Update the stored predicate based on the predicate operation computed here.                                                                                                                                                                              |  |  |
|              | WRITE_MASK                                                                                                                                                                                                                                         | 4      | int(1)                                                                                                                                                                                                                                                   |  |  |
|              | (MM)                                                                                                                                                                                                                                               | Write  | e result to destination vector element.                                                                                                                                                                                                                  |  |  |
|              |                                                                                                                                                                                                                                                    | 0<br>1 | Do not write this scalar result to the destination GPR vector element.<br>Write this scalar result to the destination GPR vector element.                                                                                                                |  |  |
|              | EXECUTE_MASK_O<br>P                                                                                                                                                                                                                                | [6:5]  | enum(2)                                                                                                                                                                                                                                                  |  |  |
|              |                                                                                                                                                                                                                                                    | Exec   | cution on active thread.                                                                                                                                                                                                                                 |  |  |
|              |                                                                                                                                                                                                                                                    | 0      | Deactivate the active thread if the Predicate register bit is cleared to 0 or the PRED_SEL bitfield [30:29] of ALU_WORD0 does not select this thread.                                                                                                    |  |  |
|              |                                                                                                                                                                                                                                                    |        | Deactivate the active thread if the Predicate register bit is cleared to 0 or the PRED_SEL bitfield [30:29] of ALU_WORD0 does not select this thread, and                                                                                                |  |  |
|              |                                                                                                                                                                                                                                                    | 0      | do not reactivate this thread until the innermost loop is exited.                                                                                                                                                                                        |  |  |
|              |                                                                                                                                                                                                                                                    | 2      | Deactivate the active thread if the Predicate register bit is cleared to 0 or the PRED_SEL bitfield [30:29] of ALU_WORD0 does not select this thread, and do not reactivate this thread until the innermost loop is repeated or exited.                  |  |  |
|              |                                                                                                                                                                                                                                                    | 3      | Deactivate the active thread if the Predicate register bit is cleared to 0 or the PRED_SEL bitfield [30:29] of ALU_WORD0 does not select this thread. This is independent of the KILL instruction and is for using predicate operations to kill threads. |  |  |

| ALU INST | [17:7]          | enum(11)                                                                                                                      |
|----------|-----------------|-------------------------------------------------------------------------------------------------------------------------------|
|          |                 | top three bits of this field must be zero. Gaps in opcode values<br>in the list below. See Chapter 6 for descriptions of each |
|          | 0-29 reserved   |                                                                                                                               |
|          | 30 OP2_INST     | PRED_SETGT_UINT                                                                                                               |
|          | 31 OP2 INST     | PRED SETGE UINT                                                                                                               |
|          | 32 OP2_INST_    | PRED_SETE                                                                                                                     |
|          | 33 OP2_INST_    | PRED_SETGT                                                                                                                    |
|          | 34 OP2_INST_    | PRED_SETGE                                                                                                                    |
|          | 35 OP2_INST_    | PRED_SETNE                                                                                                                    |
|          | 36 OP2_INST_    | PRED_SET_INV                                                                                                                  |
|          | 37 OP2_INST_    | PRED_SET_POP                                                                                                                  |
|          | 38 OP2_INST_    | PRED_SET_CLR                                                                                                                  |
|          |                 | PRED_SET_RESTORE                                                                                                              |
|          |                 | PRED_SETE_PUSH                                                                                                                |
|          |                 | PRED_SETGT_PUSH                                                                                                               |
|          |                 | PRED_SETGE_PUSH                                                                                                               |
|          |                 | PRED_SETNE_PUSH                                                                                                               |
|          | 44 OP2_INST_    | -                                                                                                                             |
|          | 45 OP2_INST_    | KILLGT                                                                                                                        |
| ALU_INST | [17:8]          | enum(10)                                                                                                                      |
|          | 46 OP2_INST_    | KILLGE                                                                                                                        |
|          | 47 OP2_INST_    | KILLNE                                                                                                                        |
|          | 65:48 reserved  |                                                                                                                               |
|          | 66 OP2_INST_    | PRED_SETE_INT                                                                                                                 |
|          | 67 OP2_INST_    | PRED_SETGT_INT                                                                                                                |
|          |                 | PRED_SETGE_INT                                                                                                                |
|          |                 | PRED_SETNE_INT                                                                                                                |
|          |                 | KILLE_INT                                                                                                                     |
|          |                 | KILLGT_INT                                                                                                                    |
|          |                 | KILLGE_INT                                                                                                                    |
|          |                 | KILLNE_INT                                                                                                                    |
|          |                 | PRED_SETE_PUSH_INT                                                                                                            |
|          |                 | PRED_SETGT_PUSH_INT                                                                                                           |
|          |                 | PRED_SETGE_PUSH_INT                                                                                                           |
|          |                 | PRED_SETNE_PUSH_INT                                                                                                           |
|          | . – –           | PRED_SETLT_PUSH_INT                                                                                                           |
|          |                 | PRED_SETLE_PUSH_INT                                                                                                           |
|          | 198:80 reserved |                                                                                                                               |
|          | 199 OP2_INST_   |                                                                                                                               |
|          | 200 OP2_INST_   |                                                                                                                               |
|          | 201 OP2_INST_   | LKED PRIGE 04                                                                                                                 |
|          | Rest reserved   |                                                                                                                               |

|         | BANK_SWIZZLE  | [20:18] enum(3)                                                                                              |
|---------|---------------|--------------------------------------------------------------------------------------------------------------|
|         | (BS)          | Specifies how to load operands into the SP.                                                                  |
|         |               | 0 ALU_VEC_012, SQ_ALU_SCL_210                                                                                |
|         |               | 1 ALU_VEC_021, SQ_ALU_SCL_122                                                                                |
|         |               | 2 ALU_VEC_120, SQ_ALU_SCL_212                                                                                |
|         |               | 3 ALU_VEC_102, SQ_ALU_SCL_221                                                                                |
|         |               | 4 ALU_VEC_201                                                                                                |
|         |               | 5 ALU_VEC_210                                                                                                |
|         | . <u> </u>    | 6-8 reserved                                                                                                 |
|         | DST_GPR       | [27:21] enum(7)                                                                                              |
|         |               | Destination address to which result is written. Always a GPR address.                                        |
|         | DST_REL (DR)  | 28 enum(1)                                                                                                   |
|         |               | Specifies whether to use absolute or relative addressing.                                                    |
|         |               | 0 ABSOLUTE: no relative addressing.                                                                          |
|         |               | 1 RELATIVE: add index from INDEX_MODE to this address.                                                       |
|         | DST_CHAN (DC) | [30:29] enum(2)                                                                                              |
|         |               | Specifies to which element of DST_GPR the result is written.                                                 |
|         |               | 0 CHAN_X: write to X element of destination.                                                                 |
|         |               | 1 CHAN_Y: write to Y element of destination.                                                                 |
|         |               | 2 CHAN_Z: write to Z element of destination.                                                                 |
|         |               | 3 CHAN_W: write to W element of destination.                                                                 |
|         | CLAMP (C)     | 31 int(1)                                                                                                    |
|         |               | If set, clamp the result to [0.0, 1.0]. Not mathematically defined for opcodes that produce integer results. |
| Related | ALU_WORD0     |                                                                                                              |
|         | ALU_WORD1_OP3 |                                                                                                              |

#### ALU Doubleword 0 for LDS IDX

Instructions ALU\_WORD0\_LDS\_IDX\_OP

Description This is the least-significant doubleword in the 64-bit microcode-format pair formed by ALU WORD0\_LDS\_IDX\_OP and ALU WORD1\_LDS\_IDX\_OP. These ALU opcodes move data between GPRs and the local data store (LDS). Indexed operations take the LDS address from a GPR and either read, write, or perform an atomic arithmetic operation on data in the LDS with GPR data, then write back the result to the LDS.

| Opcode | Field Name | Bits  | Format                                                                               |
|--------|------------|-------|--------------------------------------------------------------------------------------|
|        | SRC0 SEL   | [8:0] | enum(9)                                                                              |
|        | SRC1_SEL   | [21:  | 13] enum(9)                                                                          |
|        |            | [127  | :0] Value in GPR[127:0].                                                             |
|        |            | •     | :128] Kcache constants in bank 0.                                                    |
|        |            |       | :160] Kcache constants in bank 1.                                                    |
|        |            | •     | :192] inline constant values.                                                        |
|        |            | -     | :256] Kcache constants in bank 2.                                                    |
|        |            | -     | :288] Kcache constants in bank 3.                                                    |
|        |            |       |                                                                                      |
|        |            | 217   | ALU_SRC_LDS_BASE_ADDR: Supplies the base address of the LDS space                    |
|        |            |       | allocated to this thread.                                                            |
|        |            | 218   | $\texttt{ALU\_SRC\_LDS\_SIZE:}$ Supplies the size of the LDS space allocated to this |
|        |            |       | thread.                                                                              |
|        |            | 219   | ALU_SRC_LDS_OQ_A: Use contents of LDS output queue A, and leave it                   |
|        |            | 220   | on the queue.                                                                        |
|        |            | 220   | ALU_SRC_LDS_OQ_B: Use contents of LDS output queue B, and leave it on the queue.     |
|        |            | 221   | ALU SRC LDS OQ A POP: Use contents of LDS output queue A, and pop                    |
|        |            |       | both the A and B queues at the end of the instruction group (xyzwt).                 |
|        |            | 222   | ALU_SRC_LDS_OQ_B_POP: Use contents of LDS output queue B, and pop                    |
|        |            |       | both the A and B queues at the end of the instruction group (xyzwt).                 |
|        |            | 223   | ALU_SRC_LDS_DIRECT_A: Direct read of LDS on the A cycle. Address is                  |
|        |            |       | defined in literal constant-0 (xy).                                                  |
|        |            | 224   | ALU_SRC_LDS_DIRECT_B: Direct read of LDS on the B cycle. Address is                  |
|        |            | 005   | defined in literal constant-0 (xy).                                                  |
|        |            | 225   | ALU_SCR_CLAUSE_GLOBAL: 32-bit clause global value written by                         |
|        |            | 227   | MOVA_INIT.<br>ALU SRC TIME HI: Upper 32 bits of 64-bit clock counter.                |
|        |            |       | ALU SRC TIME LO: Lower 32 bits of 64-bit clock counter.                              |
|        |            |       | ALU SRC MASK HI: Upper 32bits of active mask.                                        |
|        |            |       | ALU SRC MASK LO: Lower 32bits of active mask.                                        |
|        |            |       | ALU SRC HW WAVE ID: Hardware wave ID (int)                                           |
|        |            |       | ALU SRC SIMD ID: Compute unit id (int).                                              |
|        |            |       | ALU_SRC_SE_ID: Shader engine ID (int).                                               |
|        |            | 234   | ALU_SRC_HW_THREADGRP_ID: Hardware thread group ID (int) within a                     |
|        |            |       | compute unit. CS and HS only.                                                        |
|        |            | 235   | $\texttt{ALU\_SRC\_WAVE\_ID\_IN\_GRP:} Wave id within thread group (int). CS and HS$ |
|        |            |       | only.                                                                                |
|        |            | 236   | ALU_SRC_NUM_THREADGRP_WAVES: Number of waves in thread group (int).                  |
|        |            |       | CS and HS only, must barrier before using.                                           |
|        |            | 231   | ALU_SRC_HW_ALU_ODD: Is this clause executing on the even(0) or odd(1) path (int)     |
|        |            |       | path (int).                                                                          |

### ALU Doubleword 0 for LDS IDX

|              | <ul> <li>238 ALU_SRC_LOOP_IDX: Current value of the loop index (int).</li> <li>240 ALU_SRC_PARAM BASE ADDR: Parameter cache base (LDS ALLOC PS)</li> </ul>                          |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              | (int).<br>241 ALU SRC NEW PRIM MASK: Bit mask. One bit per quad. Set indicates that                                                                                                 |
|              | this quad starts a new primitive. Mask omits bit for first quad because it<br>always begins a new primitive. For example, in a vectorsize 64 system,<br>this mask is {[15:1],1'b1}. |
|              | 242 ALU_SRC_PRIM_MASK_HI: Upper 32 bits of 64-bit expansion of<br>NEW PRIM_MASK. Used for general parameter interpolation.                                                          |
|              | 243 ALU_SRC_PRIM_MASK_LO: Lower 32 bits of 64-bit expansion of<br>NEW_PRIM_MASK. Used for general parameter interpolation.                                                          |
|              | 244 ALU_SRC_1_DBL_L: special constant 1.0 double-float, LSW.                                                                                                                        |
|              | 245 ALU_SRC_1_DBL_M: special constant 1.0 double-float, MSW.                                                                                                                        |
|              | 246 ALU_SRC_0_5_DBL_L: special constant 0.5 double-float, LSW.                                                                                                                      |
|              | 247 ALU_SRC_0_5_DBL_M: special constant 0.5 double-float, MSW.                                                                                                                      |
|              | 248 ALU_SRC_0: special constant 0.0.                                                                                                                                                |
|              | 249 ALU_SRC_1: special constant 1.0 float.                                                                                                                                          |
|              | 250 ALU_SRC_1_INT. special constant 1 integer.                                                                                                                                      |
|              | 251 ALU_SRC_M_1_INT. special constant -1 integer.                                                                                                                                   |
|              | 252 ALU_SRC_0_5: special constant 0.5 float.                                                                                                                                        |
|              | 253 ALU_SRC_LITERAL: literal constant.                                                                                                                                              |
|              | 254 ALU_SRC_PV: previous vector result.                                                                                                                                             |
| SRCO_REL     | 9 enum(1)                                                                                                                                                                           |
| SRC1_REL     | 22 enum(1)                                                                                                                                                                          |
|              | Relative addressing.                                                                                                                                                                |
|              | 0 No relative addressing used.                                                                                                                                                      |
|              | 1 Add index from INDEX_MODE to this address.                                                                                                                                        |
| SRCO CHAN    | [11:10] enum(2)                                                                                                                                                                     |
| SRC1_CHAN    | [24:23] enum(2)                                                                                                                                                                     |
|              | Specifies which element of the source to use for this operand.                                                                                                                      |
|              | 0 CHAN X: Use X element.                                                                                                                                                            |
|              | 1 CHAN Y: Use Y element.                                                                                                                                                            |
|              | 2 CHAN Z: Use Z element.                                                                                                                                                            |
|              | 3 CHAN_W: Use W element.                                                                                                                                                            |
| IDX_OFFSET_4 | 12 int(1)                                                                                                                                                                           |
|              | Index offset bit 4.                                                                                                                                                                 |
| IDX_OFFSET_5 | 25 int(1)                                                                                                                                                                           |
|              | Index offset bit 5.                                                                                                                                                                 |
| INDEX_MODE   | [28:26] enum(3)                                                                                                                                                                     |
|              | Specifies the relative addressing mode to use for operands that have the $\ensuremath{\mathtt{REL}}$ bit set.                                                                       |
|              | 0 INDEX_AR_X: constant/GPR: add AR.X.                                                                                                                                               |
|              | 4 INDEX_LOOP: add current loop index value.                                                                                                                                         |
|              | 5 INDEX_GLOBAL treat GPR address as absolute, not thread-relative.                                                                                                                  |
|              | 6 INDEX_GLOBAL_AR_X:treat GPR address as absolute, and add GPR-<br>index (AR.X).                                                                                                    |
| PRED SEL     | [30:29] enum(2)                                                                                                                                                                     |

| ALU Double | word 0 for |  |
|------------|------------|--|
|            |            |  |

|      | When set, indicates this is the last 64-bit word for this instruction. |  |  |  |  |  |
|------|------------------------------------------------------------------------|--|--|--|--|--|
| LAST | 31 int(1)                                                              |  |  |  |  |  |
|      | 3 PRED_SEL_ONE: execute when predicate = 1.                            |  |  |  |  |  |
|      | 2 PRED_SEL_ZERO: execute when predicate = 0.                           |  |  |  |  |  |
|      | 1 reserved                                                             |  |  |  |  |  |
|      | 0 PRED_SEL_OFF: execute all pixels.                                    |  |  |  |  |  |
|      | Predicate to apply to this instruction.                                |  |  |  |  |  |

Related ALU\_WORD0\_LDS\_IDX\_OP

#### ALU Doubleword 1 for LDS IDX

#### Instructions ALU\_WORD1\_LDS\_IDX\_OP

*Description* This is the most-significant doubleword in the 64-bit microcode-format pair formed by ALU\_WORD0\_LDS\_IDX\_OP and ALU\_WORD1\_LDS\_IDX\_OP. These ALU opcodes move data between GPRs and the local data store (LDS). Indexed operations take the LDS address from a GPR and either read, write, or perform an atomic arithmetic operation on data in the LDS with GPR data, then write back the result to the LDS.

| Opcode | Field Name | Bits  | Format                                                                                                                                    |
|--------|------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------|
|        | SRC2 SEL   | [8:0] | enum(9)                                                                                                                                   |
|        |            | [21:  |                                                                                                                                           |
|        |            | -     | -                                                                                                                                         |
|        |            | [127  | :0] Value in GPR[127:0].<br>:128] Kcache constants in bank 0.                                                                             |
|        |            | -     | :160] Kcache constants in bank 1.                                                                                                         |
|        |            | -     | :192] inline constant values.                                                                                                             |
|        |            | -     | :256] Kcache constants in bank 2.                                                                                                         |
|        |            | -     | :288] Kcache constants in bank 3.                                                                                                         |
|        |            | [0.0  |                                                                                                                                           |
|        |            | 217   | $\tt ALU\_SRC\_LDS\_BASE\_ADDR:$ Supplies the base address of the LDS space allocated to this thread.                                     |
|        |            | 218   | $\tt ALU\_SRC\_LDS\_SIZE:$ Supplies the size of the LDS space allocated to this thread.                                                   |
|        |            | 219   | ALU_SRC_LDS_OQ_A: Use contents of LDS output queue A, and leave it on the queue.                                                          |
|        |            | 220   | ALU_SRC_LDS_OQ_B: Use contents of LDS output queue B, and leave it on the queue.                                                          |
|        |            | 221   | ALU_SRC_LDS_OQ_A_POP: Use contents of LDS output queue A, and pop<br>both the A and B queues at the end of the instruction group (xyzwt). |
|        |            | 222   | ALU_SRC_LDS_OQ_B_POP: Use contents of LDS output queue B, and pop<br>both the A and B queues at the end of the instruction group (xyzwt). |
|        |            | 223   | ALU_SRC_LDS_DIRECT_A: Direct read of LDS on the A cycle. Address is defined in literal constant-0 (xy).                                   |
|        |            | 224   | ALU_SRC_LDS_DIRECT_B: Direct read of LDS on the B cycle. Address is defined in literal constant-0 (xy).                                   |
|        |            | 225   | ALU_SCR_CLAUSE_GLOBAL: 32-bit clause global value written by MOVA_INIT.                                                                   |
|        |            | 227   | ALU_SRC_TIME_HI: Upper 32 bits of 64-bit clock counter.                                                                                   |
|        |            | 228   | ALU_SRC_TIME_LO: Lower 32 bits of 64-bit clock counter.                                                                                   |
|        |            | 229   | ALU_SRC_MASK_HI: Upper 32bits of active mask.                                                                                             |
|        |            | 230   | ALU_SRC_MASK_LO: Lower 32bits of active mask.                                                                                             |
|        |            |       | ALU_SRC_HW_WAVE_ID: Hardware wave ID (int)                                                                                                |
|        |            |       | ALU_SRC_SIMD_ID: Compute unit id (int).                                                                                                   |
|        |            |       | ALU_SRC_SE_ID: Shader engine ID (int).                                                                                                    |
|        |            |       | ALU_SRC_HW_THREADGRP_ID: Hardware thread group ID (int) within a compute unit. CS and HS only.                                            |
|        |            | 235   | ALU_SRC_WAVE_ID_IN_GRP: Wave id within thread group (int). CS and HS only.                                                                |
|        |            | 236   | ALU_SRC_NUM_THREADGRP_WAVES: Number of waves in thread group (int). CS and HS only, must barrier before using.                            |
|        |            | 237   | ALU_SRC_HW_ALU_ODD: Is this clause executing on the even(0) or odd(1) path (int).                                                         |

|              | 238 ALU_SRC_LOOP_IDX: Current value of the loop index (int).                                                                                                                                                                                            |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              | 240 ALU_SRC_PARAM_BASE_ADDR: Parameter cache base (LDS_ALLOC_PS) (int).                                                                                                                                                                                 |
|              | 241 ALU_SRC_NEW_PRIM_MASK: Bit mask. One bit per quad. Set indicates that this quad starts a new primitive. Mask omits bit for first quad because it always begins a new primitive. For example, in a vectorsize 64 system, this mask is {[15:1],1'b1}. |
|              | 242 ALU_SRC_PRIM_MASK_HI: Upper 32 bits of 64-bit expansion of<br>NEW_PRIM_MASK. Used for general parameter interpolation.                                                                                                                              |
|              | 243 ALU_SRC_PRIM_MASK_LO: Lower 32 bits of 64-bit expansion of<br>NEW_PRIM_MASK. Used for general parameter interpolation.                                                                                                                              |
|              | 244 ALU_SRC_1_DBL_L: special constant 1.0 double-float, LSW.                                                                                                                                                                                            |
|              | 245 ALU_SRC_1_DBL_M: special constant 1.0 double-float, MSW.                                                                                                                                                                                            |
|              | 246 ALU_SRC_0_5_DBL_L: special constant 0.5 double-float, LSW.                                                                                                                                                                                          |
|              | 247 ALU_SRC_0_5_DBL_M: special constant 0.5 double-float, MSW.                                                                                                                                                                                          |
|              | 248 ALU_SRC_0: special constant 0.0.                                                                                                                                                                                                                    |
|              | 249 ALU_SRC_1: special constant 1.0 float.                                                                                                                                                                                                              |
|              | 250 ALU_SRC_1_INT: special constant 1 integer.                                                                                                                                                                                                          |
|              | <ul> <li>251 ALU_SRC_M_1_INT: special constant -1 integer.</li> <li>252 ALU_SRC_0_5: special constant 0.5 float.</li> </ul>                                                                                                                             |
|              | 252 ALU_SRC_U_S. Special constant 0.5 hoat.<br>253 ALU_SRC_LITERAL: literal constant.                                                                                                                                                                   |
|              | 254 ALU SRC PV: previous vector result.                                                                                                                                                                                                                 |
| SRC2_REL     | 9 enum(1)                                                                                                                                                                                                                                               |
|              | Relative addressing.                                                                                                                                                                                                                                    |
|              | 0 No relative addressing used.                                                                                                                                                                                                                          |
|              | 1 Add index from INDEX_MODE to this address.                                                                                                                                                                                                            |
| SRC2_CHAN    | [11:10] enum(2)                                                                                                                                                                                                                                         |
|              | Specifies which element of the source to use for this operand.                                                                                                                                                                                          |
|              | 0 CHAN_X: Use X element.                                                                                                                                                                                                                                |
|              | 1 CHAN_Y: Use Y element.                                                                                                                                                                                                                                |
|              | 2 CHAN_Z: Use Z element.                                                                                                                                                                                                                                |
|              | 3 CHAN_W: Use W element.                                                                                                                                                                                                                                |
| IDX_OFFSET_1 | 12 int(1)                                                                                                                                                                                                                                               |
|              | Index offset bit 4.                                                                                                                                                                                                                                     |
| ALU_INST     | [17:13] enum(5)                                                                                                                                                                                                                                         |
|              | The only legal value for this field is:                                                                                                                                                                                                                 |
|              | 17 OP3_INST_LDS_IDX_OP: This opcodes implies ALU_WORD*_LDS_IDX_OP encoding.                                                                                                                                                                             |
| BANK_SWIZZLE | [20:18] enum(3)                                                                                                                                                                                                                                         |
|              | Specifies how to load operands into the SP.                                                                                                                                                                                                             |
|              | 0 ALU VEC 012, ALU SCL 210                                                                                                                                                                                                                              |
|              | 1 ALU_VEC_021, ALU_SCL_122                                                                                                                                                                                                                              |
|              | 2 ALU_VEC_120, ALU_SCL_212                                                                                                                                                                                                                              |
|              | 3 ALU_VEC_102, ALU_SCL_221                                                                                                                                                                                                                              |
|              | 4 ALU_VEC_201                                                                                                                                                                                                                                           |
|              | 5 ALU_VEC_210                                                                                                                                                                                                                                           |

### ALU Doubleword 1 for LDS IDX

| LDS_OP [2 | 26:2  | 1] enum(6)                                                                                                                         |
|-----------|-------|------------------------------------------------------------------------------------------------------------------------------------|
| L         | .ocal | l data share atomic opcode.                                                                                                        |
| 0         |       | DS_INST_ADD: OP(dst,src,) dst=src0_sel, src=src1_sel. 1A1D<br>ADD(dst,src) : DS(dst) += src. dst is src0_sel, src is src1_sel.     |
| 1         |       | DS_INST_SUB: 1A1D SUB(dst,src) : DS(dst) = DS(dst) - src.                                                                          |
| 2         |       | DS_INST_RSUB: 1A1D RSUB(dst,src): DS(dst) = src - DS(dst).                                                                         |
| 3         |       | $\texttt{DS\_INST\_INC: 1A1D INC(dst): (DS(dst) >= src)? DS(dst) = 0: DS(dst) ++.}$                                                |
| 4         |       | DS_INST_DEC: 1A1D DEC(dst) : DS(dst) = ((DS(dst)==0)    (DS(dst)>src))<br>? src : DS(dst)-1.                                       |
| 5         | ;     | DS_INST_MIN_INT: 1A1D MIN(dst,src) : DS(dst) = min(DS(dst),src).                                                                   |
| 6         |       | DS_INST_MAX_INT: 1A1D MAX(dst,src) : DS(dst) = max(DS(dst),src).                                                                   |
| 7         |       | DS_INST_MIN_UINT: 1A1D MIN(dst,src) : DS(dst) = min (DS(dst),src).                                                                 |
| 8         |       | DS_INST_MAX_UINT: 1A1D MAX(dst,src) : DS(dst) = max(DS(dst),src).                                                                  |
| 9         |       | DS_INST_AND: 1A1D AND(dst,src) : DS(dst) &= src.                                                                                   |
| 1         |       | DS_INST_OR: 1A1D OR(dst,src) : DS(dst)  = src                                                                                      |
| 1         |       | DS_INST_XOR: 1A1D XOR(dst,src) : DS(dst) ^= src                                                                                    |
| 1         |       | DS_INST_MSKOR: 1A2D MKSOR(dst,mask,src) : DS(dst) = ((DS(dst) & ~msk)   src).                                                      |
|           |       | DS_INST_WRITE: 1A1D WRITE(dst,src) : DS(dst) = src.                                                                                |
| 1.        |       | DS_INST_WRITE_REL: 1A2D WRITEREL(dst,src0,src1) : tmp = dst +<br>DS_idx_offset (offset in dwords). DS(dst) = src0, DS(tmp) = src1. |
| 1         |       | DS_INST_WRITE2: 1A2D WRITE2(dst,src0,src1) : tmp =<br>dst+(DS_idx_offset * 64). DS(dst) = src0, DS(tmp) = src1.                    |
| 1         |       | DS_INST_CMP_STORE: 1A2D CMP_STORE(dst, cmp, src) : DS(dst) =<br>(DS(dst) == cmp) ? src : DS(dst)                                   |
| 1         | 7     | DS_INST_CMP_STORE_SPF: 1A2D CMP_STORE_SPF(dst, cmp, src) :<br>DS(dst) = (DS(dst) == cmp) ? src : DS(dst)                           |
| 1         |       | DS INST BYTE WRITE: 1A1D BYTEWRITE (dst, src): DS(dst) = src[7:0]                                                                  |
| 1         | 9     | DS_INST_SHORT_WRITE: 1A1D SHORTWRITE(dst, src) : DS(dst) = src[15:0]                                                               |
| 2         |       | 1 reserved                                                                                                                         |
|           |       | DS INST ADD RET. 1A1D ADD(dst,src) : OQA=DS(dst), DS(dst) += src.                                                                  |
|           |       | dst is src0_sel, src is src1_sel.                                                                                                  |
| 3         |       | DS_INST_SUB_RET: 1A1D SUB(dst,src) : OQA=DS(dst), DS(dst) = DS(dst) - src.                                                         |
| 3         |       | DS_INST_RSUB_RET: 1A1D RSUB(dst,src) : OQA=DS(dst), DS(dst) = src - DS(dst).                                                       |
| 3         |       | DS_INST_INC_RET: 1A1D INC(dst) : OQA=DS(dst), (DS(dst)>=src) ?<br>DS(dst) = 0 : DS(dst)++.                                         |
| 3         |       | DS_INST_DEC_RET. 1A1D DEC(dst) : OQA=DS(dst), DS(dst) = ((DS(dst)==0)    (DS(dst)>src)) ? src : DS(dst)-1.                         |
| 3         | 7     | DS_INST_MIN_INT_RET. 1A1D MIN(dst,src) : OQA=DS(dst), DS(dst) = min (DS(dst),src).                                                 |
| 3         | 8     | DS_INST_MAX_INT_RET: 1A1D MAX(dst,src) : OQA=DS(dst), DS(dst) = max(DS(dst),src).                                                  |
| 3         | 9     | DS_INST_MIN_UINT_RET 1A1D MIN(dst,src) : OQA=DS(dst), DS(dst) = min (DS(dst),src).                                                 |
| 4         | 0     | DS_INST_MAX_UINT_RET 1A1D MAX(dst,src) : OQA=DS(dst), DS(dst) = max(DS(dst),src)                                                   |
| 4         |       | DS INST AND RET. 1A1D AND(dst,src) : OQA=DS(dst), DS(dst) &= src                                                                   |
|           |       | DS_INST_OR_RET. 1A1D OR(dst,src) : OQA=DS(dst), DS(dst)  = src                                                                     |
| 4         | 3     | DS_INST_XOR_RET: 1A1D XOR(dst,src) : OQA=DS(dst), DS(dst) ^= src                                                                   |

#### ALU Doubleword 1 for LDS IDX

|         |                  | 44     | DS_INST_MSKOR_RET: 1A2D MSKOR(dst,msk,src) : OQA=DS(dst),<br>DS(dst) = ((DS(dst) & ~msk)   src).                                                                                                                                                                                                  |
|---------|------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |                  | 45     | DS_INST_XCHG_RET. 1A1D Exchange(dst,src): OQA=DS(dst), DS(dst) =                                                                                                                                                                                                                                  |
|         |                  | 40     |                                                                                                                                                                                                                                                                                                   |
|         |                  | 46     | DS_INST_XCHG_REL_RET: 1A2D ExchangeRel(dst,src0,src1): tmp = dst +<br>DS_idx_offset. OQA=DS(dst), OQB=DS(tmp); DS(dst)=src0,<br>DS(tmp)=src1.                                                                                                                                                     |
|         |                  | 47     | DS_INST_XCHG2_RET: 1A2D Exchange2(dst,src0,src1) : tmp = dst +<br>DS_idx_offset*64. OQA=DS(dst), OQB=DS(tmp); DS(dst)=src0,<br>DS(tmp)=src1.                                                                                                                                                      |
|         |                  | 48     | DS_INST_CMP_XCHG_RET. 1A2D CompareExchange(dst,cmp,src) :<br>OQA=DS(dst); (DS(dst)==cmp) ? DS(dst)=src : DS(dst)=DS(dst).                                                                                                                                                                         |
|         |                  | 49     | DS_INST_CMP_XCHG_SPF_RET: 1A2D CompareEx-<br>changeSPF(dst,cmp,src) : OQA=DS(dst); (DS(dst)==cmp) ?<br>DS(dst)=src : DS(dst)=DS(dst).                                                                                                                                                             |
|         |                  | 50     | DS_INST_READ_RET: 1A READ(dst) : OQA = DS(dst).                                                                                                                                                                                                                                                   |
|         |                  | 51     | DS_INST_READ_REL_RET. 1A READ_REL(dst) :<br>tmp=dst+sq_DS_idx_offset; OQA=DS(dst), OQB=DS(tmp).                                                                                                                                                                                                   |
|         |                  | 52     | DS_INST_READ2_RET: 2A READ2(dst0,dst1) : OQA=DS(dst0),<br>OQB=DS(dst1).                                                                                                                                                                                                                           |
|         |                  | 53     | DS_INST_READWRITE_RET: 2A1D READWRITE(dst0,dst1,data) :<br>OQA=DS(dst0), DS(dst1)=data.                                                                                                                                                                                                           |
|         |                  | 54     | DS_INST_BYTE_READ_RET. 1A BYTEREAD(dst) : OQA=SignEx-<br>tend(DS(dst)[7:0]).                                                                                                                                                                                                                      |
|         |                  | 55     | DS_INST_UBYTE_READ_RET: 1A UBYTEREAD(dst) : OQA={24'h0,<br>DS(dst)[7:0]}.                                                                                                                                                                                                                         |
|         |                  | 56     | DS_INST_SHORT_READ_RET: 1A SHORTREAD(dst) : OQA=SignEx-<br>tend(DS(dst)[15:0]}                                                                                                                                                                                                                    |
|         |                  | 57     | DS_INST_USHORT_READ_RET: 1A USHORTREAD(dst) : OQA={16'h0,<br>DS(dst)[15:0]}                                                                                                                                                                                                                       |
|         |                  | 62:5   | 58 reserved                                                                                                                                                                                                                                                                                       |
|         |                  | 63     | DS_INST_ATOMIC_ORDERED_ALLOC_RET: 1A GDS-only (intercepted by ordered alloc unit). This adds the 7 lsb of 1a to a hidden ordered append count in wave order and returns the pre-op value to the specified destination register. This opcode can only be used by GDS and with broadcast first set. |
|         | IDX_OFFSET_0     | 27     | int(1)                                                                                                                                                                                                                                                                                            |
|         |                  |        | ex offset bit 0. Dword offset, except for LDS_OP value 15, which is a 64-<br>rd offset.                                                                                                                                                                                                           |
|         | IDX_OFFSET_2     | 28     | int(1)                                                                                                                                                                                                                                                                                            |
|         |                  | Inde   | ex offset bit 2.                                                                                                                                                                                                                                                                                  |
|         | DST_CHAN         | [30:   | 29] enum(2)                                                                                                                                                                                                                                                                                       |
|         |                  | Spe    | cifies to which DST_GPR element results are written.                                                                                                                                                                                                                                              |
|         |                  | 0      | CHAN_X: write to X element of destination.                                                                                                                                                                                                                                                        |
|         |                  | 1      | CHAN_Y: write to Y element of destination.                                                                                                                                                                                                                                                        |
|         |                  | 2<br>3 | CHAN_Z: write to Z element of destination.<br>CHAN w: write to W element of destination.                                                                                                                                                                                                          |
|         |                  | 31     | —                                                                                                                                                                                                                                                                                                 |
|         | INDEX_OFFSET_3   |        | int(1)<br>ex offset bit 3.                                                                                                                                                                                                                                                                        |
|         |                  |        |                                                                                                                                                                                                                                                                                                   |
| Related | ALU_WORD1_LDS_iI | OX_OP  |                                                                                                                                                                                                                                                                                                   |

ALU Instructions Copyright © 2011 Advanced Micro Devices, Inc. All rights reserved.

#### Literal Doubleword0 Constant Contents for Direct LDS Reads

Instructions ALU\_WORD1\_LDS\_DIRECT\_LITERAL\_LO

Description When an ALU instruction includes a direct-read of LDS, the instruction must be followed by a 64-bit literal constant formed by ALU\_WORD1\_LDS\_DIRECT\_LITERAL\_LO and ALU\_WORD1\_LDS\_DIRECT\_LITERAL\_HI. This defines the address from which to read. An LDS direct read occurs when one of the source selects to an ALU operation is ALU\_SRC\_LDS\_DIRECT\_A or ALU\_SRC\_LDS\_DIRECT\_B.

| Opcode  | Field Name   | Bits        | Format                                                     |
|---------|--------------|-------------|------------------------------------------------------------|
|         | OFFSET_A     | [12:0]      | int(13)                                                    |
|         |              | Dword offs  | et for LDS direct read.                                    |
|         | STRIDE_A     | [19:13]     | int(7)                                                     |
|         |              | Dword stric | de. Stride must not cause bank conflict in LDS RAM.        |
|         | RESERVED     | [21:20]     | Reserved.                                                  |
|         |              | Bank (cons  | stant buffer number) for second set of locked cache lines. |
|         | THREAD_REL_A | 22          | int(1)                                                     |
|         |              | Bank (cons  | stant buffer number) for second set of locked cache lines. |
|         | RESERVED     | [31:23]     | Reserved.                                                  |
| Related | CF_ALU_WORD1 |             |                                                            |

#### Literal Doubleword1 Constant Contents for Direct LDS Reads

Instructions ALU\_WORD1\_LDS\_DIRECT\_LITERAL\_HI

| Description | 64-bit literal cons<br>ALU_WORD1_LDS_<br>direct read occur | stant formed by<br>DIRECT_LITERA<br>s when one of | des a direct-read of LDS, the instruction must be followed by a<br>by ALU_WORD1_LDS_DIRECT_LITERAL_LO and<br>RAL_HI. This defines the address from which to read. An LDS<br>of the source selects to an ALU operation is<br>U_SRC_LDS_DIRECT_B. |
|-------------|------------------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Opcode      | Field Name                                                 | Bits                                              | Format                                                                                                                                                                                                                                          |
|             | OFFSET_B                                                   | [12:0]                                            | int(13)                                                                                                                                                                                                                                         |
|             |                                                            | Dword offset                                      | t for LDS direct read.                                                                                                                                                                                                                          |
|             | STRIDE_B                                                   | [19:13]                                           | int(7)                                                                                                                                                                                                                                          |
|             |                                                            | Dword stride.                                     | e. Stride must not cause bank conflict in LDS RAM.                                                                                                                                                                                              |
|             | RESERVED                                                   | [21:20]                                           | Reserved.                                                                                                                                                                                                                                       |
|             |                                                            | Bank (consta                                      | ant buffer number) for second set of locked cache lines.                                                                                                                                                                                        |
|             | THREAD_REL_B                                               | 22                                                | int(1)                                                                                                                                                                                                                                          |
|             |                                                            | Bank (consta                                      | ant buffer number) for second set of locked cache lines.                                                                                                                                                                                        |
|             |                                                            | [30:23]                                           | Reserved.                                                                                                                                                                                                                                       |
|             | DIRECT_READ_32                                             | 31                                                | int(1)                                                                                                                                                                                                                                          |
|             |                                                            | 0 Read 16                                         | 6 dwords for A and B on each of four cycles.                                                                                                                                                                                                    |
|             |                                                            | 1 Read 32<br>then rep                             | 32 dwords for A in one cycle, then 32 dwords for B in the next cycle, peat.                                                                                                                                                                     |
| Related     | CF_ALU_WORD1                                               |                                                   |                                                                                                                                                                                                                                                 |

# 9.3 Vertex Fetch Instruction Formats

Vertex fetch clauses are specified in the CF WORDO and CF WORD1 formats, described in Section 9.1 on page 9-3. After the clause is specified, the instructions below can be issued. Graphics programs typically use these instructions to load vertex data from off-chip memory into GPRs.

All microcode formats for vertex fetches are 64 bits wide.

Vertex Fetch Clause Doubleword 0 VTX WORDO

Instructions

Description This is the low-order (least-significant) doubleword in the 128-bit 4-tuple formed by VTX WORDO, VTX\_WORD1\_{SEM, GPR}, VTX\_WORD2, plus a doubleword filled with zeros, as described in Chapter 5. Each instruction using this format 4-tuple has either an SEM or an GPR version (not both) for its second doubleword. The instructions are specified in the VTX WORDO doubleword.

| Opcode | Field Name       | Bits                                                                                | Format                                                                                                                                                                               |  |  |
|--------|------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|        | VC_INST          | [4:0]                                                                               | enum(5)                                                                                                                                                                              |  |  |
|        |                  | Instruction.                                                                        |                                                                                                                                                                                      |  |  |
|        |                  |                                                                                     | VC_INST_FETCH: vertex fetch (X = uint32 index). Use VTX_WORD1_GPR (page 9-52). Not for use with MEM_RD_WORD* or GDS_WORD* encodings.                                                 |  |  |
|        |                  |                                                                                     | VC_INST_SEMANTIC: semantic vertex fetch. Use VTX_WORD1_SEM (page 9-55). Not for use with MEM_RD_WORD* or GDS_WORD* encodings.                                                        |  |  |
|        |                  | 14 v                                                                                | VC_INST_GET_BUFFER_RESINFO: returns the number of elements in a buffer                                                                                                               |  |  |
|        |                  | All oth                                                                             | ner values are reserved.                                                                                                                                                             |  |  |
|        | FETCH_TYPE (FT)  | [6:5]                                                                               | enum(2)                                                                                                                                                                              |  |  |
|        |                  | Specif                                                                              | fies which index offset.                                                                                                                                                             |  |  |
|        |                  |                                                                                     | VTX_FETCH_VERTEX_DATA                                                                                                                                                                |  |  |
|        |                  |                                                                                     | VTX_FETCH_INSTANCE_DATA                                                                                                                                                              |  |  |
|        |                  | 2 1                                                                                 | VTX_FETCH_NO_INDEX_OFFSET                                                                                                                                                            |  |  |
|        | FETCH_WHOLE_QUAD | 7                                                                                   | int(1)                                                                                                                                                                               |  |  |
|        | (FWQ)            |                                                                                     | Texture instruction can ignore inactive pixels.                                                                                                                                      |  |  |
|        |                  | l<br>c                                                                              | Texture instruction must fetch data for all pixels in any quad which as at east one pixel is both active and valid. The result can be used as source coordinate of a dependent read. |  |  |
|        |                  | Set th                                                                              | is only in PS stage.                                                                                                                                                                 |  |  |
|        | BUFFER_ID        | [15:8]                                                                              | int(8)                                                                                                                                                                               |  |  |
|        |                  | Constant ID to use for this fetch (indicates the buffer address, size, and format). |                                                                                                                                                                                      |  |  |
|        | SRC_GPR          | [22:16                                                                              | 6] int(7)                                                                                                                                                                            |  |  |
|        |                  | Source GPR address to get fetch address from.                                       |                                                                                                                                                                                      |  |  |
|        | SRC_REL (SR)     | 23                                                                                  | enum(1)                                                                                                                                                                              |  |  |
|        |                  | Specifies whether source address is absolute or relative to an index.               |                                                                                                                                                                                      |  |  |
|        |                  |                                                                                     | Absolute: no relative addressing.                                                                                                                                                    |  |  |
|        |                  | 1 F                                                                                 | Relative: add current loop index (aL) value to this address.                                                                                                                         |  |  |

#### Vertex Fetch Clause Doubleword 0

|         | SRC_SEL_X (SSX)         | [25:24] enum(2)                                                                                                                                     |
|---------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
|         |                         | Specifies which element of SRC to use for the fetch address.                                                                                        |
|         |                         | 0 SEL_X: use X element.                                                                                                                             |
|         |                         | 1 SEL_Y: use Y element.                                                                                                                             |
|         |                         | 2 SEL_Z: use Z element.                                                                                                                             |
|         |                         | 3 SEL_W: use W element.                                                                                                                             |
|         | SRC_SEL_Y (SSY)         | [27:26] enum(2)                                                                                                                                     |
|         |                         | Specifies which element of SRC to use for the LDS write address.                                                                                    |
|         |                         | 0 SEL_X: use X element.                                                                                                                             |
|         |                         | 1 SEL_Y. use Y element.                                                                                                                             |
|         |                         | 2 SEL_Z: use Z element.                                                                                                                             |
|         |                         | 3 SEL_W: use W element.                                                                                                                             |
|         | STRUCTURED_READ<br>(SR) | [29:28]                                                                                                                                             |
|         |                         | Used for VTX structured read.                                                                                                                       |
|         |                         | 0 Normal vertex fetch. Not from structured buffer.                                                                                                  |
|         |                         | 1 Vertex fetch from structured buffer with offset from GPR.                                                                                         |
|         |                         | 2 Vertex fetch from structured buffer with offset from instruction.                                                                                 |
|         |                         | 3 reserved                                                                                                                                          |
|         | LDS_REQ (LR)            | 30                                                                                                                                                  |
|         |                         | Return data write to LDS.                                                                                                                           |
|         | COALESCED_READ          | 31                                                                                                                                                  |
|         | (CR)                    | Used for a coalesced vfetch. This is a performance hint. Set this when fetching a single Dword per thread and the thread addresses are consecutive. |
| Related | VTX_WORD1_GPR           |                                                                                                                                                     |
|         | VTX_WORD1_SEM           |                                                                                                                                                     |
|         | VTX_WORD2               |                                                                                                                                                     |

# Vertex Fetch Clause Doubleword 1 GPR

Instructions VTX\_WORD1\_GPR

| Description | This doubleword is part of the 128-bit 4-tuple formed by VTX_WORD0, VTX_WORD1_{SEM, GPR}, VTX_WORD2, plus a doubleword filled with zeros (DWROD3), as described in Chapter 5. Each instruction using this format 4-tuple has either a SEM or GPR format (not both) for its second doubleword. The instructions are specified in the VTX_WORD0 doubleword. This GPR format is used by FETCH instructions that specify a destination GPR directly. See the next format for the semantic-table option. |                                  |                                                                                                 |  |  |  |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------|--|--|--|
| Opcode      | Field Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Bits                             | Format                                                                                          |  |  |  |
|             | DST_GPR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | [6:0]                            | int(7)                                                                                          |  |  |  |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Destination GF                   | R address to which result is written.                                                           |  |  |  |
|             | DST_REL (DR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 7                                | enum(1)                                                                                         |  |  |  |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Specifies whet                   | ner destination address is absolute or relative to an index.                                    |  |  |  |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                  | no relative addressing.                                                                         |  |  |  |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1 Relative:                      | add current loop index (aL) value to this address.                                              |  |  |  |
|             | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 8 R                              | eserved. Set to 0.                                                                              |  |  |  |
|             | DST_SEL_X (DSX)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | [11:9]                           | enum(3)                                                                                         |  |  |  |
|             | DST_SEL_Y (DSY)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | [14:12]                          | enum(3)                                                                                         |  |  |  |
|             | DST_SEL_Z (DSZ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | [17:15]                          | enum(3)                                                                                         |  |  |  |
|             | DST_SEL_W (DSW)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | [20:18]                          | enum(3)                                                                                         |  |  |  |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Specifies which<br>mask elements | element of the result to write to DST.XYZW. Can be used to when writing to the destination GPR. |  |  |  |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0 SEL_X: US                      | e X element.                                                                                    |  |  |  |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | —                                | e Y element.                                                                                    |  |  |  |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                                | e Z element.                                                                                    |  |  |  |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                                | e W element.                                                                                    |  |  |  |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                                | e constant 0.0.                                                                                 |  |  |  |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 5 SEL_1: us<br>6 reserved        | e constant 1.0.                                                                                 |  |  |  |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                  | : mask this element.                                                                            |  |  |  |
|             | USE_CONST_FIELD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                  | int(1)                                                                                          |  |  |  |
|             | (UCF)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0 Use forma                      | at given in this instruction.                                                                   |  |  |  |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1 Use forma                      | at given in the fetch constant instead of in this instruction.                                  |  |  |  |

# Vertex Fetch Clause Doubleword 1 GPR (Cont.)

| DATA_FORMAT     | [27:                                                                            | 22] int(6)                                                 |          |                                                       |  |  |  |
|-----------------|---------------------------------------------------------------------------------|------------------------------------------------------------|----------|-------------------------------------------------------|--|--|--|
|                 | Specifies vertex data format (ignored if USE_CONST_FIELDS is set).              |                                                            |          |                                                       |  |  |  |
|                 | Note that in the following list, numbers 3, 18, 20, 21, 23, 24, 44, 45, 46, and |                                                            |          |                                                       |  |  |  |
|                 | 54 through 62 are for vertex fetches; all others are for texture fetches.       |                                                            |          |                                                       |  |  |  |
|                 | 0                                                                               | FMT_INVALID                                                |          | FMT_16_16_16_FLOAT                                    |  |  |  |
|                 | 1<br>2                                                                          | FMT_8                                                      |          | FMT_RESERVED_33                                       |  |  |  |
|                 | 2                                                                               | FMT_4_4<br>FMT 3 3 2                                       |          | FMT_32_32_32_32<br>FMT_32_32_32_32_FLOAT              |  |  |  |
|                 | 4                                                                               | FMT_S_S_Z<br>FMT_RESERVED_4                                |          | FMT_SZ_SZ_SZ_FLOAT<br>FMT_RESERVED_36                 |  |  |  |
|                 | 5                                                                               | FMT 16                                                     |          | FMT_1                                                 |  |  |  |
|                 | 6                                                                               | FMT 16 FLOAT                                               |          | FMT_1_REVERSED                                        |  |  |  |
|                 | 7                                                                               | FMT 8 8                                                    |          | FMT_GB_GR                                             |  |  |  |
|                 | 8                                                                               | <br>FMT 5 6 5                                              | 40       | FMT BG RG                                             |  |  |  |
|                 | 9                                                                               | <br>FMT 6 5 5                                              | 41       | FMT 32 AS 8                                           |  |  |  |
|                 | 10                                                                              | <br>FMT_1_5_5_5                                            | 42       | FMT_32_AS_8_8                                         |  |  |  |
|                 | 11                                                                              | FMT_4_4_4_4                                                |          | FMT_5_9_9_9_SHAREDEXP                                 |  |  |  |
|                 | 12                                                                              | FMT_5_5_5_1                                                |          | FMT_8_8_8                                             |  |  |  |
|                 | 13                                                                              | FMT_32                                                     |          | FMT_16_16_16                                          |  |  |  |
|                 | 14                                                                              | FMT_32_FLOAT                                               |          | FMT_16_16_16_FLOAT                                    |  |  |  |
|                 | 15                                                                              | FMT_16_16                                                  |          | FMT_32_32_32                                          |  |  |  |
|                 | 16                                                                              | FMT_16_16_FLOAT                                            |          | FMT_32_32_32_FLOAT                                    |  |  |  |
|                 | 17                                                                              | FMT_8_24                                                   |          | FMT_BC1                                               |  |  |  |
|                 | 18                                                                              | FMT_8_24_FLOAT                                             |          | FMT_BC2                                               |  |  |  |
|                 | 19                                                                              | FMT_24_8                                                   | 51<br>52 | FMT_BC3                                               |  |  |  |
|                 | 20<br>21                                                                        | FMT_24_8_FLOAT                                             |          | FMT_BC4                                               |  |  |  |
|                 | 22                                                                              | FMT_10_11_11                                               | 53<br>54 | FMT_BC5                                               |  |  |  |
|                 | 22                                                                              | FMT_10_11_11_FLOAT<br>FMT_11_11_10                         |          | FMT_APC0<br>FMT APC1                                  |  |  |  |
|                 | 24                                                                              | FMT_11_11_10_FLOAT                                         |          | FMT APC2                                              |  |  |  |
|                 | 25                                                                              | FMT 2 10 10 10                                             |          | FMT_APC3                                              |  |  |  |
|                 | 26                                                                              | FMT 8 8 8 8                                                |          | FMT APC4                                              |  |  |  |
|                 | 27                                                                              | FMT 10 10 10 2                                             | 59       | FMT APC5                                              |  |  |  |
|                 | 28                                                                              | FMT X24 8 32 FLOAT                                         | 60       | FMT APC6                                              |  |  |  |
|                 | 29                                                                              | FMT 32 32                                                  | 61       | FMT APC7                                              |  |  |  |
|                 | 30                                                                              | FMT 32 32 FLOAT                                            | 62       | FMT CTX1                                              |  |  |  |
|                 | 31                                                                              | FMT_16_16_16_16                                            | 63       | FMT_RESERVED_63                                       |  |  |  |
| NUM_FORMAT_ALL  | [29:28] enum(2)                                                                 |                                                            |          |                                                       |  |  |  |
| (NFA)           |                                                                                 | mat of returning data (N is t<br>gamma) (ignored if USE CC |          | mber of bits derived from DATA_FORMAT FIELDS is set). |  |  |  |
|                 | 0                                                                               | NUM_FORMAT_NORM: repeati<br>unsigned, or [-1, 1] if signe  |          | action number (0.N) with range [0,1] if               |  |  |  |
|                 | 1                                                                               |                                                            | umbe     | er (N.0) with range [0, 2^N] if unsigned, or          |  |  |  |
|                 | 2                                                                               |                                                            |          | <i>).</i><br>Imber stored as a S23E8 floating-point   |  |  |  |
|                 | 2                                                                               | representation (1 == 0x3F                                  |          |                                                       |  |  |  |
| FORMAT_COMP_ALL | 30                                                                              | enum(1)                                                    |          |                                                       |  |  |  |
| (FCA)           | Spe                                                                             | cifies sign of source elemen                               | nts (ig  | nored if USE_CONST_FIELDS = 1).                       |  |  |  |
|                 | 0                                                                               | FORMAT_COMP_UNSIGNED                                       |          |                                                       |  |  |  |
|                 | 1                                                                               | FORMAT_COMP_SIGNED                                         |          |                                                       |  |  |  |

# Vertex Fetch Clause Doubleword 1 GPR (Cont.)

|         | SRF_MODE_ALL               | 31 | enum(1)                                                                                                                                                                                                                                                                                      |
|---------|----------------------------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | (SMA)                      |    | pping to use when converting from signed repeating fraction (SRF) to float ored if USE_CONST_FIELDS is set).                                                                                                                                                                                 |
|         |                            | 0  | SRF_MODE_ZERO_CLAMP_MINUS_ONE: data represents numbers in the range [-1.0, 1.0] in increments of 1/(2 <sup>^numBits-1</sup> -1). For example, 4 bit numbers use increments of 1/7. The -1 has two encodings.                                                                                 |
|         |                            | 1  | SRF_MODE_NO_ZERO: OpenGL format lacking representation for zero.<br>Data represents numbers in the range [-1.0, 1.0] with no representation<br>of zero and only one representation of -1. Increments in 2/(2 <sup>numBits-1</sup> -1).<br>For example, 4 bit numbers use increments of 2/15. |
| Related | VIX_WORD0<br>VIX_WORD1_SEM |    |                                                                                                                                                                                                                                                                                              |
|         | VTX_WORD2                  |    |                                                                                                                                                                                                                                                                                              |

# Vertex Fetch Clause Doubleword 1 Semantic-Table Specification

| Instructions | VTX_WORD1_SEM<br>This doubleword is part of the 128-bit 4-tuple formed by VTX_WORD0, VTX_WORD1_{SEM, GPR},<br>VTX_WORD2, plus a doubleword filled with zeros, as described in Chapter 5. Each instruction using<br>this format 4-tuple has either a SEM or GPR format (not both) for its second doubleword. The<br>instructions are specified in the VTX_WORD0 doubleword. This SEM format is used by SEMANTIC<br>instructions that specify a destination using a semantic table. |                                                                                                                               |                                                                                                                                   |  |  |  |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Description  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                               |                                                                                                                                   |  |  |  |
| Opcode       | Field Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Bits                                                                                                                          | Format                                                                                                                            |  |  |  |
|              | SEMANTIC_ID                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | [7:0]                                                                                                                         | int(8)                                                                                                                            |  |  |  |
|              | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                               | ight-bit semantic ID used to look up the destination GPR in the<br>e. The semantic table is written by the host and maintained by |  |  |  |
|              | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 8 I                                                                                                                           | Reserved. Set to 0.                                                                                                               |  |  |  |
|              | DST SEL X (DSX)                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | [11:9]                                                                                                                        | enum(3)                                                                                                                           |  |  |  |
|              | DST_SEL_Y (DSY)                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | [14:12]                                                                                                                       | enum(3)                                                                                                                           |  |  |  |
|              | DST SEL Z (DSZ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | [17:15]                                                                                                                       | enum(3)<br>enum(3)                                                                                                                |  |  |  |
|              | DST_SEL_W (DSW)                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | [20:18]                                                                                                                       | enun(3)                                                                                                                           |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Specifies which element of the result to write to DST.XYZW. Can be used to mask elements when writing to the destination GPR. |                                                                                                                                   |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0 SEL_X: U                                                                                                                    | se X element.                                                                                                                     |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _                                                                                                                             | se Y element.                                                                                                                     |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _                                                                                                                             | se Z element.                                                                                                                     |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _                                                                                                                             | se W element.                                                                                                                     |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _                                                                                                                             | se constant 0.0.                                                                                                                  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                               | se constant 1.0.                                                                                                                  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 6 reserved<br>7 SEL MAS                                                                                                       | r.<br>r: mask this element.                                                                                                       |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | —                                                                                                                             |                                                                                                                                   |  |  |  |
|              | USE_CONST_FIELDS<br>(UCF)                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                               | int(1)                                                                                                                            |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                               | nat given in this instruction.                                                                                                    |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                               | hat given in the fetch constant instead of in this instruction.                                                                   |  |  |  |
|              | DATA_FORMAT                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | [27:22]                                                                                                                       | int(6)                                                                                                                            |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Specifies vertex data format (ignored if USE_CONST_FIELDS is set).                                                            |                                                                                                                                   |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | See list for DATA_FORMAT [27:22] in VTX_WORD1_GPR, page 9-52.                                                                 |                                                                                                                                   |  |  |  |
|              | NUM_FORMAT_ALL                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | [29:28]                                                                                                                       | enum(2)                                                                                                                           |  |  |  |
|              | (NFA)                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                               | Irning data (N is the number of bits derived from DATA_FORMAT<br>(ignored if USE_CONST_FIELDS is set).                            |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | unsigned                                                                                                                      | MAT_NORM: repeating fraction number (0.N) with range [0,1] if d, or [-1, 1] if signed.                                            |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                               | MAT_INT integer number (N.0) with range [0, 2^N] if unsigned, or<br>^M] if signed (M = N - 1).                                    |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                               | MAT_SCALED: integer number stored as a S23E8 floating-point itation (1 == 0x3F800000).                                            |  |  |  |
|              | FORMAT_COMP_ALL                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 30                                                                                                                            | enum(1)                                                                                                                           |  |  |  |
|              | (FCA)                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Specifies sign                                                                                                                | of source elements (ignored if USE_CONST_FIELDS = 1).                                                                             |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                               | COMP_UNSIGNED                                                                                                                     |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                               | COMP_SIGNED                                                                                                                       |  |  |  |

#### AMD HD 6900 SERIES TECHNOLOGY

#### Vertex Fetch Clause Doubleword 1 Semantic-Table Specification (Cont.)

|         | SRF_MODE_ALL                 | 31 | enum(1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------|------------------------------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | (SMA)                        |    | pping to use when converting from signed repeating fraction (SRF) to float ored if USE_CONST_FIELDS is set).                                                                                                                                                                                                                                                                                                                                                                                         |
|         |                              | 0  | SRF_MODE_ZERO_CLAMP_MINUS_ONE: data represents numbers in the range [-1.0, 1.0] in increments of 1/(2 <sup>^numBits-1</sup> -1). For example, 4 bit numbers use increments of 1/7. The -1 has two encodings.<br>SRF_MODE_NO_ZERO: OpenGL format lacking representation for zero. Data represents numbers in the range [-1.0, 1.0] with no representation of zero and only one representation of -1. Increments in 2/(2 <sup>^numBits-1</sup> -1). For example, 4 bit numbers use increments of 2/15. |
| Related | lated VTX_WORD0<br>VTX WORD1 |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|         | VTX WORD1 GPR                |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|         | VTX_WORD2                    |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

| Instructions | VTX_WORD2                                                                                                                                                                                         |              |                                                                                                                                                                                                                                                                      |  |  |  |  |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Description  | This is the high-order (most-significant) doubleword in the 128-bit 4-tuple formed by VTX_WORD0, VTX_WORD1_{SEM, GPR}, VTX_WORD2, plus a doubleword filled with zeros, as described in Chapter 5. |              |                                                                                                                                                                                                                                                                      |  |  |  |  |
| Opcode       | Field Name                                                                                                                                                                                        | Bits         | Format                                                                                                                                                                                                                                                               |  |  |  |  |
|              | OFFSET                                                                                                                                                                                            | [15:0        | 0] int(16)                                                                                                                                                                                                                                                           |  |  |  |  |
|              |                                                                                                                                                                                                   | Offse        | et to begin reading from. Byte-aligned.                                                                                                                                                                                                                              |  |  |  |  |
|              | ENDIAN_SWAP (ES)                                                                                                                                                                                  | [17:1        | 16] enum(2)                                                                                                                                                                                                                                                          |  |  |  |  |
|              |                                                                                                                                                                                                   | Endia        | ian control (ignored if USE_CONST_FIELDS is set).                                                                                                                                                                                                                    |  |  |  |  |
|              |                                                                                                                                                                                                   | 0            | ENDIAN_NONE: no endian swap (XOR by 0).                                                                                                                                                                                                                              |  |  |  |  |
|              |                                                                                                                                                                                                   | 1            | ENDIAN_8IN16: 8-bit swap in 16 bit word (XOR by 1):<br>AABBCCDD $\rightarrow$ BBAADDCC.                                                                                                                                                                              |  |  |  |  |
|              |                                                                                                                                                                                                   | 2            | ENDIAN_8IN32: 8-bit swap in a 32-bit word (XOR by 3): AABBCCDD $\rightarrow$ DDCCBBAA.                                                                                                                                                                               |  |  |  |  |
|              | CONST_BUF_NO_STRIDE                                                                                                                                                                               | 18           | int(1)                                                                                                                                                                                                                                                               |  |  |  |  |
|              | (CBNS)                                                                                                                                                                                            | 0            | Do not force stride to zero for constant buffer fetches that use abso-<br>lute addresses.                                                                                                                                                                            |  |  |  |  |
|              |                                                                                                                                                                                                   | 1            | Force stride to zero for constant buffer fetches that use absolute addresses.                                                                                                                                                                                        |  |  |  |  |
|              | RESERVED                                                                                                                                                                                          | 19           | Reserved.                                                                                                                                                                                                                                                            |  |  |  |  |
|              | ALT_CONST (AC)                                                                                                                                                                                    | 20           | int(1)                                                                                                                                                                                                                                                               |  |  |  |  |
|              |                                                                                                                                                                                                   | 0<br>1       | This ALU clause does not use constants from an alternate thread.<br>This ALU clause uses constants from an alternate thread type:<br>$PS \rightarrow VS$ , $VS \rightarrow GS$ , $GS \rightarrow VS$ , $ES \rightarrow GS$ . Note that ES and VS share<br>constants. |  |  |  |  |
|              | BUFFER_INDEX_MODE                                                                                                                                                                                 | [22:2        | 21] enum(2)                                                                                                                                                                                                                                                          |  |  |  |  |
|              | (BIM)                                                                                                                                                                                             | Spec<br>ID#. | cifies whether to add index0 or index1 to the vertex buffer resource.                                                                                                                                                                                                |  |  |  |  |
|              |                                                                                                                                                                                                   | 0            | CF_INDEX_NONE: do not index the constant buffer.                                                                                                                                                                                                                     |  |  |  |  |
|              |                                                                                                                                                                                                   | 1            | CF_INDEX_0: add index0 to the constant (CB#/T#/S#/UAV#) number.                                                                                                                                                                                                      |  |  |  |  |
|              |                                                                                                                                                                                                   | 2            | CF_INDEX_1: add index1 to the constant (CB#/T#/S#/UAV#) number.                                                                                                                                                                                                      |  |  |  |  |
|              | RESERVED                                                                                                                                                                                          | 3<br>[31:2   | CF_INVALID: invalid.<br>21] Reserved.                                                                                                                                                                                                                                |  |  |  |  |
|              |                                                                                                                                                                                                   | [31.2        |                                                                                                                                                                                                                                                                      |  |  |  |  |
| Related      | VTX_WORD0                                                                                                                                                                                         |              |                                                                                                                                                                                                                                                                      |  |  |  |  |
|              | VTX_WORD1_GPR                                                                                                                                                                                     |              |                                                                                                                                                                                                                                                                      |  |  |  |  |
|              | VTX_WORD1_SEM                                                                                                                                                                                     |              |                                                                                                                                                                                                                                                                      |  |  |  |  |

# Vertex Fetch Clause Doubleword 2

# 9.4 Texture Fetch Instruction Formats

Fetches through a texture cache clause are initiated using the CF\_WORD[0,1] formats, described in Section 9.1 on page 9-3. After the clause is initiated, the instructions below can be issued. Graphics programs typically use fetches through a texture cache clause to load texture data from memory into GPRs. General-computing programs typically use fetches through a texture cache clause as conventional data loads from memory into GPRs that are unrelated to textures.

All microcode formats for fetches through a texture cache clause are 96 bits wide, formed by three doublewords, and padded with zeros to 128 bits.

| Instructions | TEX_WORD0  |          |                                                                                                                                     |
|--------------|------------|----------|-------------------------------------------------------------------------------------------------------------------------------------|
| Description  |            |          | er (least-significant) doubleword in the 128-bit 4-tuple formed by<br>as a doubleword filled with zeros, as described in Chapter 5. |
| Opcode       | Field Name | Bits     | Format                                                                                                                              |
|              | TEX_INST   | [4:0]    | enum(5)                                                                                                                             |
|              |            | Instr    | uction.                                                                                                                             |
|              |            | 0        | reserved                                                                                                                            |
|              |            | 1        | reserved                                                                                                                            |
|              |            | 2        | reserved                                                                                                                            |
|              |            | 3        | TEX INST LD: fetch data, address XYZL are uint32.                                                                                   |
|              |            | 4        | TEX_INST_GET_TEXTURE_RESINFO: retrieve width, height, depth, number of mipmap levels.                                               |
|              |            | 5        | TEX INST GET NUMBER OF SAMPLES: retrieve width, height, depth, number of                                                            |
|              |            |          | samples of an MSAA surface.                                                                                                         |
|              |            | 6        | TEX_INST_GET_COMP_TEX_LOD: X = clamped LOD; Y = non-clamped.                                                                        |
|              |            | 7        | TEX_INST_GET_GRADIENTS_H: slopes relative to horizontal: X = dx/dh,<br>Y = dy/dh, Z = dz/dh, W = dw/dh.                             |
|              |            | 8        | TEX_INST_GET_GRADIENTS_V: slopes relative to vertical: $X = dx/dv$ , $Y = dy/dv$ , $Z = dz/dv$ , $W = dw/dv$ .                      |
|              |            | 9        | TEX_INST_SET_TEXTURE_OFFSETS: sets texture offsets from a GPR for use                                                               |
|              |            |          | with GATHER4_O and GATHER4_C_O.                                                                                                     |
|              |            | 10       | TEX_INST_KEEP_GRADIENTS: Compute gradients from coordinates and store them.                                                         |
|              |            | 11       | TEX_INST_SET_GRADIENTS_H: XYZ set horizontal gradients.                                                                             |
|              |            | 12       | TEX_INST_SET_GRADIENTS_V: XYZ set vertical gradients.                                                                               |
|              |            | 13       | reserved                                                                                                                            |
|              |            | 14       | reserved                                                                                                                            |
|              |            | 15       | reserved                                                                                                                            |
|              |            | 16       | TEX_INST_SAMPLE                                                                                                                     |
|              |            | 17       | TEX_INST_SAMPLE_L                                                                                                                   |
|              |            | 18       | TEX_INST_SAMPLE_LB                                                                                                                  |
|              |            | 19       | TEX_INST_SAMPLE_LZ                                                                                                                  |
|              |            | 20       | TEX_INST_SAMPLE_G                                                                                                                   |
|              |            | 21       | TEX_INST_GATHER4: fetches unfiltered texels from a bilinear sample, packs                                                           |
|              |            |          | into xyzw.                                                                                                                          |
|              |            | 22       | TEX_INST_SAMPLE_G_LB                                                                                                                |
|              |            | 23       | TEX_INST_GATHER4_O                                                                                                                  |
|              |            | 24       | TEX_INST_SAMPLE_C                                                                                                                   |
|              |            | 25       | TEX_INST_SAMPLE_C_L                                                                                                                 |
|              |            | 26       | TEX_INST_SAMPLE_C_LB                                                                                                                |
|              |            | 27       | TEX_INST_SAMPLE_C_LZ                                                                                                                |
|              |            | 28       | TEX_INST_SAMPLE_C_G                                                                                                                 |
|              |            | 29<br>20 | TEX_INST_GATHER4_C                                                                                                                  |
|              |            | 30<br>31 | TEX_INST_SAMPLE_C_G_LB                                                                                                              |
|              |            | 31       | TEX INST GATHER4 C O                                                                                                                |

### **Texture Fetch Doubleword 0**

# **Texture Fetch Doubleword 0 (Cont.)**

| INST_MOD    | [6:5]                   | int(2)                                          |                                                                                                                                                                                                                                                                                    |
|-------------|-------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |                         | modifier. Different n<br>ntsH/V, and Gather4    | neaning for different TEX_INSTS. Used for: LD,                                                                                                                                                                                                                                     |
|             | Opcode                  | Instruction                                     | Modifier Description                                                                                                                                                                                                                                                               |
|             | 3                       | LD                                              | Determines the type of load operation to be done.                                                                                                                                                                                                                                  |
|             |                         |                                                 | <ul> <li>Id (Normal load operation.)</li> <li>Idfptr (Perform special load operation to retrieve fragment pointers for a MSAA surface.)</li> </ul>                                                                                                                                 |
|             |                         |                                                 | 2-3 reserved                                                                                                                                                                                                                                                                       |
|             | 7                       | GetGradientsH                                   | <ul> <li>Determines the type of GetGradientsH operation.</li> <li>0 Use coarse derivative calculation (all pixels in the quad use the same gradients).</li> <li>1 Use fine derivative calculation (each pixel in the quad has a unique gradient).</li> <li>2-3 reserved</li> </ul> |
|             | 8                       | GetGradientsV                                   | Determines the type of GetGradientsV operation.                                                                                                                                                                                                                                    |
|             | 0                       | GetGradientsv                                   | <ul> <li>Use coarse derivative calculation (all pixels in the quad use the same gradients).</li> </ul>                                                                                                                                                                             |
|             |                         |                                                 | 1 Use fine derivative calculation (each pixel in the quad has a unique gradient).                                                                                                                                                                                                  |
|             | 21                      |                                                 | 2-3 reserved                                                                                                                                                                                                                                                                       |
|             | 21                      | Gather4                                         | Determines the element to be retrieved by the Gather4 operation.                                                                                                                                                                                                                   |
|             |                         |                                                 | 0 Returns the X element.                                                                                                                                                                                                                                                           |
|             |                         |                                                 | <ol> <li>Returns the Y element.</li> <li>Returns the Z element.</li> </ol>                                                                                                                                                                                                         |
|             |                         |                                                 | 3 Returns the W element.                                                                                                                                                                                                                                                           |
| FETCH_WHOLE | _7                      | int(1)                                          |                                                                                                                                                                                                                                                                                    |
| QUAD (FWQ)  | 0 Textu                 | re instruction can igr                          | nore inactive pixels.                                                                                                                                                                                                                                                              |
|             | pixel                   |                                                 | data for all pixels in any quad which as at least one<br>Result can be used as source coordinate of a                                                                                                                                                                              |
| RESOURCE ID |                         | int(8)                                          |                                                                                                                                                                                                                                                                                    |
| _           | Surface ID              | to read from (speci                             | fies the buffer address, size, and format). 160<br>ams; 176 shared across FS and VS.                                                                                                                                                                                               |
| SRC_GPR     | [22:16]                 | int(7)                                          |                                                                                                                                                                                                                                                                                    |
|             | Source GF               | PR address to get th                            | e texture lookup address from.                                                                                                                                                                                                                                                     |
| SRC_REL (SR | ) 23                    | enum(1)                                         |                                                                                                                                                                                                                                                                                    |
|             | Indicate w              | hether source addre                             | ss is absolute or relative to an index.                                                                                                                                                                                                                                            |
|             |                         | lute: no relative addr<br>ive: add current loop | essing.<br>index (aL) value to this address.                                                                                                                                                                                                                                       |
| ALT_CONST   | 24                      | int(1)                                          |                                                                                                                                                                                                                                                                                    |
| (AC)        | 1 This $VS \rightarrow$ | ALU clause uses cor                             | use constants from an alternate thread.<br>Instants from an alternate thread type: $PS \rightarrow VS$ ,<br>GS. Note that ES and VS share constants. Has no                                                                                                                        |

# Texture Fetch Doubleword 0 (Cont.)

|         | RESOURCE_IN      | D <b>[26</b> :2 | 25] enum(2)                                                     |
|---------|------------------|-----------------|-----------------------------------------------------------------|
|         | EX_MODE<br>(RIM) | Spec            | ifies whether to add index0 or index1 to the resource ID#.      |
|         | (KIM)            | 0               | CF_INDEX_NONE: do not index the constant buffer.                |
|         |                  | 1               | CF_INDEX_0: add index0 to the constant (CB#/T#/S#/UAV#) number. |
|         |                  | 2               | CF_INDEX_1: add index1 to the constant (CB#/T#/S#/UAV#) number. |
|         |                  | 3               | CF_INVALID: invalid.                                            |
|         | SAMPLER_IND      | е <b>[28</b> :2 | 27] enum(2)                                                     |
|         | X_MODE           | Spec            | ifies whether to add index0 or index1 to the sampler ID#.       |
|         | (SIM)            | 0               | CF_INDEX_NONE: do not index the constant buffer.                |
|         |                  | 1               | CF_INDEX_0: add index0 to the constant (CB#/T#/S#/UAV#) number. |
|         |                  | 2               | CF_INDEX_1: add index1 to the constant (CB#/T#/S#/UAV#) number. |
|         |                  | 3               | CF_INVALID: invalid.                                            |
|         | RESERVED         | [31:2           | 29] Reserved.                                                   |
| Related | TEX_WORD1        |                 |                                                                 |
|         | TEX_WORD2        |                 |                                                                 |

| Instructions | TEX_WORD1                                                                |                                                                                                                                                                                                                                                                                                                                      |
|--------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description  |                                                                          | Ibleword in the 128-bit 4-tuple formed by TEX_WORD[0,1,2] plus a zeros, as described in Chapter 5.                                                                                                                                                                                                                                   |
| Opcode       | Field Name                                                               | Bits Format                                                                                                                                                                                                                                                                                                                          |
|              | DST_GPR                                                                  | [6:0] int(7)                                                                                                                                                                                                                                                                                                                         |
|              |                                                                          | Destination GPR address to which result is written.                                                                                                                                                                                                                                                                                  |
|              | DST_REL (DR)                                                             | 7 enum(1)                                                                                                                                                                                                                                                                                                                            |
|              |                                                                          | <ul> <li>Specifies whether destination address is absolute or relative to an index.</li> <li>Absolute: no relative addressing.</li> <li>Relative: add current loop index (aL) value to this address.</li> </ul>                                                                                                                      |
|              | RESERVED                                                                 | 8 Reserved.                                                                                                                                                                                                                                                                                                                          |
|              | DST_SEL_X (DSX)<br>DST_SEL_Y (DSY)<br>DST_SEL_Z (DSZ)<br>DST_SEL_W (DSW) | [11:9]       enum(3)         [14:12]       enum(3)         [17:15]       enum(3)         [20:18]                                                                                                                                                                                                                                     |
|              |                                                                          | <ul> <li>to mask elements when writing to destination GPR.</li> <li>SEL_X: use X element.</li> <li>SEL_Y: use Y element.</li> <li>SEL_Z: use Z element.</li> <li>SEL_W: use W element.</li> <li>SEL_0: use constant 0.0.</li> <li>SEL_1: use constant 1.0.</li> <li><i>reserved</i></li> <li>SEL_MASK: mask this element.</li> </ul> |
|              | LOD_BIAS                                                                 | [27:21] int(7)                                                                                                                                                                                                                                                                                                                       |
|              |                                                                          | Constant level-of-detail (LOD) bias to add to the computed bias for this lookup. Twos-complement S3.4 fixed-point value with range [-4, 4).                                                                                                                                                                                          |
|              | COORD_TYPE_X (CTX)                                                       | 28 enum(1)                                                                                                                                                                                                                                                                                                                           |
|              | COORD_TYPE_Y (CTY)                                                       | 29 enum(1)                                                                                                                                                                                                                                                                                                                           |
|              | COORD_TYPE_Z (CTZ)                                                       | 30 enum(1)                                                                                                                                                                                                                                                                                                                           |
|              | COORD_TYPE_W (CTW)                                                       |                                                                                                                                                                                                                                                                                                                                      |
|              |                                                                          | <ul> <li>Specifies the type of source element.</li> <li>TEX_UNNORMALIZED: Element is in [0, dim); repeat and mirror modes unavailable.</li> </ul>                                                                                                                                                                                    |
|              |                                                                          | <ol> <li>TEX_NORMALIZED: Element is in [0,1]; repeat and mirror modes available.</li> </ol>                                                                                                                                                                                                                                          |
| Related      | TEX_WORD0<br>TEX_WORD2                                                   |                                                                                                                                                                                                                                                                                                                                      |

#### **Texture Fetch Doubleword 1**

| Instructions | TEX_WORD2       |                   |                                                                                                 |
|--------------|-----------------|-------------------|-------------------------------------------------------------------------------------------------|
| Description  |                 |                   | cant) doubleword in the 128-bit 4-tuple formed by filled with zeros, as described in Chapter 5. |
| Opcode       | Field Name      | Bits              | Format                                                                                          |
|              | OFFSET_X        | [4:0]             | int(5)                                                                                          |
|              |                 |                   | X element of texel address before sampling (in texel space). value ranging from [-8, 8).        |
|              | OFFSET_Y        | [9:5]             | int(5)                                                                                          |
|              |                 |                   | Y element of texel address before sampling (in texel space). value ranging from [-8, 8).        |
|              | OFFSET_Z        | [14:10]           | int(5)                                                                                          |
|              |                 |                   | Z element of texel address before sampling (in texel space). value ranging from [-8, 8).        |
|              | SAMPLER_ID      | [19:15]           | int(5)                                                                                          |
|              |                 | Sampler ID to us  | se (specifies filter options, etc.). Value in the range [0, 17].                                |
|              | SRC_SEL_X (SSX) | [22:20]           | enum(3)                                                                                         |
|              | SRC_SEL_Y (SSY) | [25:23]           | enum(3)                                                                                         |
|              | SRC_SEL_Z (SSZ) | [28:26]           | enum(3)                                                                                         |
|              | SRC_SEL_W (SSW) | [31:29]           | enum(3)                                                                                         |
|              |                 | Specifies the ele | ment source for SRC.XYZW.                                                                       |
|              |                 | 0 SEL_X: use      | X element.                                                                                      |
|              |                 | 1 SEL_Y: use      |                                                                                                 |
|              |                 | 2 SEL_Z: use      |                                                                                                 |
|              |                 | _                 | W element.                                                                                      |
|              |                 | _                 | constant 0.0.                                                                                   |
|              |                 | 5 SEL_1: use      | constant 1.0.                                                                                   |
| Related      | TEX_WORD0       |                   |                                                                                                 |
|              | TEX_WORD1       |                   |                                                                                                 |

# **Texture Fetch Doubleword 2**

# 9.5 Memory Read Instructions

The following are instructions to read from the following buffer types:

- scratch
- reduction
- global

# Memory-Read Clause Instruction Doubleword 0

| Instructions | MEM_RD_WORD0                          |                 |                                                                                                                                                                                                                                                         |  |  |  |
|--------------|---------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Description  | Memory read instruction doubleword 0. |                 |                                                                                                                                                                                                                                                         |  |  |  |
| Opcode       | Field Name                            | Bits            | Format                                                                                                                                                                                                                                                  |  |  |  |
|              | MEM_INST                              | [4:0]           | enum(5)                                                                                                                                                                                                                                                 |  |  |  |
|              |                                       | Must            | tbe mem_inst_mem.                                                                                                                                                                                                                                       |  |  |  |
|              |                                       |                 | only legal value is 2: <pre>MEM_INST_MEM:</pre> memory read/write. All other values llegal.                                                                                                                                                             |  |  |  |
|              |                                       | This            | opcode is exclusively for MEM_RD_WORD* and GDS_WORD* encodings.                                                                                                                                                                                         |  |  |  |
|              | ELEM_SIZE                             | [6:5]           | int(2)                                                                                                                                                                                                                                                  |  |  |  |
|              |                                       | value<br>facto  | ber of dwords per element, minus one. This field is interpreted as a<br>e: 1,2, or 4 (3 is illegal). The value from INDEX_GPR is multiplied by this<br>or, if applicable. Normally, ELEM_SIZE = four dwords for scratch, one<br>rd for other types.     |  |  |  |
|              | FETCH_WHOLE_QUAD                      | <b>7</b>        | int(1)                                                                                                                                                                                                                                                  |  |  |  |
|              |                                       | 0<br>1<br>Set t | Texture instruction can ignore inactive pixels.<br>Texture instruction must fetch data for all pixels in any quad that has at<br>least one pixel valid. The result can be used as a source coordinate of a<br>dependent read.<br>this only in PS stage. |  |  |  |
|              | MEM_OP                                | [10:8           | 3] enum(3)                                                                                                                                                                                                                                              |  |  |  |
|              |                                       |                 | opcode for scratch and scatter memory reads. The sub-opcode must<br>the CF_INST opcode used to issue the clause (see value descriptions<br>w).                                                                                                          |  |  |  |
|              |                                       | 0               | MEM_RD_SCRATCH: Scratch (temp) buffer read. Use only in<br>CF_INST_VC/TC[_ACK] clauses.                                                                                                                                                                 |  |  |  |
|              |                                       | 2               | MEM_RD_SCATTER: Scatter (mem-export) buffer read. Use only in CF_INST_VC/TC [_ACK] clauses.                                                                                                                                                             |  |  |  |
|              |                                       | 4               | reserved                                                                                                                                                                                                                                                |  |  |  |
|              |                                       | 5               | reserved                                                                                                                                                                                                                                                |  |  |  |
|              |                                       | 6<br>7          | reserved                                                                                                                                                                                                                                                |  |  |  |
|              |                                       | 7               | reserved                                                                                                                                                                                                                                                |  |  |  |
|              | UNCACHED                              |                 | int(1)<br>ached (cache-bypass) read. When writing and reading in one kernel<br>s, this bit must be set.                                                                                                                                                 |  |  |  |

# Memory-Read Clause Instruction Doubleword 0 (Cont.)

|         | INDEXED         | 12 int(1)                                                                                                                                                                                            |
|---------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |                 | Indexed access (set) or not (cleared). Indexed includes source-GPR in address calculation.                                                                                                           |
|         | SRC_SEL_Y       | [14:13] int(2)                                                                                                                                                                                       |
|         |                 | Indicates which component of src to use for the LDS write address.                                                                                                                                   |
|         |                 | 0 SEL_X: use X component                                                                                                                                                                             |
|         |                 | 1 SEL_Y: use Y component                                                                                                                                                                             |
|         |                 | 2 SEL_Z: use Z component                                                                                                                                                                             |
|         |                 | 3 SEL_W: use W component                                                                                                                                                                             |
|         | RESERVED        | 15 Reserved                                                                                                                                                                                          |
|         |                 | Must be cleared for AMD HD 6900 series and later products.                                                                                                                                           |
|         | SRC_GPR         | [22:16] int(7)                                                                                                                                                                                       |
|         |                 | Source GPR address from which to get fetch address.                                                                                                                                                  |
|         | SRC_REL         | 23 enum(1) none                                                                                                                                                                                      |
|         |                 | <ul> <li>Indicate whether source address is absolute or relative to an index.</li> <li>Absolute: no relative addressing.</li> <li>Relative: add current loop index value to this address.</li> </ul> |
|         | SRC_SEL_X       | [25:24] enum(2) none                                                                                                                                                                                 |
|         |                 | Indicate which component of src to use for the fetch address.                                                                                                                                        |
|         |                 | 0 SEL_X: use X component                                                                                                                                                                             |
|         |                 | 1 SEL_Y: use Y component                                                                                                                                                                             |
|         |                 | 2 SEL_Z: use Z component                                                                                                                                                                             |
|         |                 | 3 SEL_W: use W component                                                                                                                                                                             |
|         | BURST_CNT       | [29:26] int(4) none                                                                                                                                                                                  |
|         |                 | Burst count 0 indicates one read, 15 indicates 16 reads. ARRAY_BASE and DST_GPR are incremented for each step in the burst. Not applied to coalesced reads.                                          |
|         | LDS_REQ         | 30 int(1)                                                                                                                                                                                            |
|         |                 | Return data write to LDS.                                                                                                                                                                            |
|         | COALESCED_READ  | 31 int(1)                                                                                                                                                                                            |
|         |                 | Used for a coalesced read. This is a performance hint. Set this when fetching a single Dword per thread and the thread addresses are consecutive.                                                    |
| Related | MEM_RD_WORD1, M | EM_RD_WORD2.                                                                                                                                                                                         |

# Memory-Read Instruction Doubleword 1

| Instructions | MEM_RD_WORD1                          |                                                                                                                                                 |  |  |  |  |
|--------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Description  | Memory read instruction doubleword 1. |                                                                                                                                                 |  |  |  |  |
| Opcode       | Field Name                            | Bits Format                                                                                                                                     |  |  |  |  |
|              | DST_GPR                               | [6:0] int(7)                                                                                                                                    |  |  |  |  |
|              |                                       | Destination GPR address to which the result is written.                                                                                         |  |  |  |  |
|              | DST_REL                               | 7 enum(1)                                                                                                                                       |  |  |  |  |
|              |                                       | Indicate whether destination address is absolute or relative to an index.                                                                       |  |  |  |  |
|              |                                       | 0 Absolute: no relative addressing.                                                                                                             |  |  |  |  |
|              |                                       | 1 Relative: add current loop index value to this address.                                                                                       |  |  |  |  |
|              | RESERVED                              | 8 Reserved.                                                                                                                                     |  |  |  |  |
|              | DST_SEL_X                             | [11:9] enum(3)                                                                                                                                  |  |  |  |  |
|              | DST_SEL_Y                             | [14:12] enum(3)                                                                                                                                 |  |  |  |  |
|              | DST_SEL_Z                             | [17:15] enum(3)                                                                                                                                 |  |  |  |  |
|              | DST_SEL_W                             | [20:18] enum(3)                                                                                                                                 |  |  |  |  |
|              |                                       | Indicate which component of the result to write to dst.XYZW. Can be used to mask out components when writing to destination GPR.                |  |  |  |  |
|              |                                       | 0 SEL_X: use X component.                                                                                                                       |  |  |  |  |
|              |                                       | 1 SEL_Y: use Y component.                                                                                                                       |  |  |  |  |
|              |                                       | 2 SEL_Z: use Z component.                                                                                                                       |  |  |  |  |
|              |                                       | 3 SEL_W: use W component.                                                                                                                       |  |  |  |  |
|              |                                       | 4 SEL_0: use constant 0.0.                                                                                                                      |  |  |  |  |
|              |                                       | 5 SEL_1: use constant 1.0.                                                                                                                      |  |  |  |  |
|              |                                       | <ul> <li>6 reserved</li> <li>7 SEL MASK: mask out this component.</li> </ul>                                                                    |  |  |  |  |
|              |                                       |                                                                                                                                                 |  |  |  |  |
|              | RESERVED                              |                                                                                                                                                 |  |  |  |  |
|              | DATA_FORMAT                           | [27:22] int(6)                                                                                                                                  |  |  |  |  |
|              |                                       | Indicate vertex data format.                                                                                                                    |  |  |  |  |
|              |                                       | See list for DATA_FORMAT [27:22] in VTX_WORD1_GPR, page 9-52, and VTX_WORD1_SEM, page 9-55.                                                     |  |  |  |  |
|              | NUM_FORMAT_ALL                        | [29:28] enum(2)                                                                                                                                 |  |  |  |  |
|              |                                       | Format of returning data (N is the number of bits derived from $\ensuremath{\mathtt{DATA}}\xspace$ FORMAT                                       |  |  |  |  |
|              |                                       | and gamma).                                                                                                                                     |  |  |  |  |
|              |                                       | 0 NUM_FORMAT_NORM: repeating fraction number (0.N) with range [0, 1] if                                                                         |  |  |  |  |
|              |                                       | <ul> <li>unsigned, or [-1, 1] if signed.</li> <li>NUM_FORMAT_INT: integer number (N.0) with range [0, 2<sup>N</sup>] if unsigned, or</li> </ul> |  |  |  |  |
|              |                                       | $[-2^{M}, 2^{M}]$ if signed (M = N - 1).                                                                                                        |  |  |  |  |
|              |                                       | 2 NUM_FORMAT_SCALED: integer number stored as a S23E8 floating-point representation (1 == 0x3F800000).                                          |  |  |  |  |
|              | FORMAT_COMP_ALL                       | 30 enum(1)                                                                                                                                      |  |  |  |  |
|              |                                       | Indicate if source components are signed.                                                                                                       |  |  |  |  |
|              |                                       | 0 FORMAT_COMP_UNSIGNED.                                                                                                                         |  |  |  |  |
|              |                                       | 1 FORMAT_COMP_SIGNED.                                                                                                                           |  |  |  |  |

# Memory-Read Instruction Doubleword 1 (Cont.)

|         | SRF_MODE_ALL    | 31           | enum(0)                                                                                                                                                                                                                                                                                       |
|---------|-----------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |                 | Map<br>float | pping to use when converting from signed repeating fraction (SRF) to t.                                                                                                                                                                                                                       |
|         |                 | 0            | SRF_MODE_ZERO_CLAMP_MINUS_ONE: data represents numbers in the range [-1.0, 1.0] in increments of 1/(2 <sup>nnumBits-1</sup> -1). For example, 4 bit numbers use increments of 1/7. The -1 has two encodings.                                                                                  |
|         |                 | 1            | SRF_MODE_NO_ZERO: OpenGL format lacking representation for zero.<br>Data represents numbers in the range [-1.0, 1.0] with no representation<br>of zero and only one representation of -1. Increments in 2/(2 <sup>nnumBits-1</sup> -1).<br>For example, 4 bit numbers use increments of 2/15. |
| Related | MEM RD WORDO. I | MEM RD       |                                                                                                                                                                                                                                                                                               |

# Memory-Read Clause Instruction Doubleword 2

| Instructions | MEM_RD_WORI | 02                                                                                                                                                                                                                                                                       |
|--------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description  | Memory read | clause instruction doubleword 2.                                                                                                                                                                                                                                         |
| Opcode       | Field Name  | Bits Format                                                                                                                                                                                                                                                              |
|              | ARRAY_BASE  | [12:0] int(13)                                                                                                                                                                                                                                                           |
|              |             | • For scratch or reduction input or output, this is the base address of the array in multiples of four doublewords [0,32764].                                                                                                                                            |
|              |             | • For stream or ring output, this is the base address of the array in multiples of one doubleword [0,8191].                                                                                                                                                              |
|              | RESERVED    | [15:13] Reserved.                                                                                                                                                                                                                                                        |
|              | ENDIAN_SWAP | [17:16] enum(2)                                                                                                                                                                                                                                                          |
|              |             | Endian control (ignored if USE_CONST_FIELDS = 1).                                                                                                                                                                                                                        |
|              |             | 0 ENDIAN NONE: no endian swap (XOR by 0)                                                                                                                                                                                                                                 |
|              |             | 1 ENDIAN_8IN16: Eight-bit swap in 16-bit word (XOR by 1):<br>AABBCCDD $\rightarrow$ BBAADDCC                                                                                                                                                                             |
|              |             | 2 ENDIAN_8IN32: Eight-bit swap in 32-bit word (XOR by 3):<br>AABBCCDD → DDCCBBAA                                                                                                                                                                                         |
|              | RESERVED    | [19:18] Reserved.                                                                                                                                                                                                                                                        |
|              | ARRAY_SIZE  | [31:20] int(12)                                                                                                                                                                                                                                                          |
|              |             | The array size is calculated in the following way: Four element sizes (ELEMSIZE) are available; these specify 1, 2, or 4 dwords. ELEMSIZE=0 represents one dword, with possible values up to 4096; ELEMSIZE=3 represents four dwords, with possible values up to 16,384. |
|              |             | Used only for scratch reads (no effect on scatter).                                                                                                                                                                                                                      |
|              |             | Also see the <code>ARRAY_SIZE</code> field in the <code>CF_ALLOC_EXPORT_WORD1_BUF</code> instruction, on page 9-19.                                                                                                                                                      |
| Related      | MEM_RD_WORI | D0, MEM_RD_WORD1.                                                                                                                                                                                                                                                        |

# 9.6 Global Data Share Read/Write Instructions

The section describes instructions that transfer data between GPRs and global data share memory.

#### Memory: Global Data-Share Instruction Doubleword 0

| Instructions | MEM_GDS_WO                                   | RD0                                                                                                                                           |  |  |  |
|--------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Description  | Global memory data share instruction word 0. |                                                                                                                                               |  |  |  |
| Opcode       | Field Name                                   | Bits Format                                                                                                                                   |  |  |  |
|              | MEM_INST                                     | [4:0] enum(5)                                                                                                                                 |  |  |  |
|              |                                              | The only legal value is 2: MEM_INST_MEM: memory read/write.<br>All other values are illegal.                                                  |  |  |  |
|              | RESERVED                                     | Use only for MEM_RD_WORD* and GDS_WORD* encodings. [7:5] Reserved.                                                                            |  |  |  |
|              |                                              | [10:8] enum(3)                                                                                                                                |  |  |  |
|              | MEM_OP                                       | Sub-opcode for GDS read/writes or TF-buffer writes. The subopcode must match the CF_INST opcode used to issue the clause, as indicated below. |  |  |  |
|              |                                              | 0 reserved                                                                                                                                    |  |  |  |
|              |                                              | 1 reserved<br>2 reserved                                                                                                                      |  |  |  |
|              |                                              | 4 MEM GDS: Global data sharing read or write. Use only in CF INST GDS clause.                                                                 |  |  |  |
|              |                                              | 5 MEM_TF_WRITE: Tesselation buffer write. Use only in CF_INST_GDS clause.                                                                     |  |  |  |
|              |                                              | 6 reserved                                                                                                                                    |  |  |  |
|              |                                              | 7 reserved                                                                                                                                    |  |  |  |
|              | SRC_GPR                                      | [17:11] int(7)                                                                                                                                |  |  |  |
|              |                                              | Source GPR (supplies data to GDS or TF buffer).                                                                                               |  |  |  |
|              |                                              | TF_write: X=(tf_idx + tf_base), Y=tf_lod, Z=unused.                                                                                           |  |  |  |
|              | SRC_REL_MOD                                  | E [19:18] enum(2)                                                                                                                             |  |  |  |
|              | (SRM)                                        | Indicate whether source-GPR is absolute or relative to an index or global GPR.                                                                |  |  |  |
|              |                                              | 0 REL_NONE: Normal mode - no offset applied to GPR address.                                                                                   |  |  |  |
|              |                                              | <ol> <li>REL_LOOP: add current loop index value.</li> <li>REL_GLOBAL: treat GPR address as absolute, not thread-relative.</li> </ol>          |  |  |  |
|              | SRC SEL X                                    | [22:20] enum(3)                                                                                                                               |  |  |  |
|              | SRC SEL Y                                    | [25:23] enum(3)                                                                                                                               |  |  |  |
|              | SRC SEL Z                                    | [28:26] enum(3)                                                                                                                               |  |  |  |
|              |                                              | Select source component from GPR.xzyw01. Set unused components to 0.                                                                          |  |  |  |
|              |                                              | 0 SEL_X: use X component.                                                                                                                     |  |  |  |
|              |                                              | 1 SEL_Y: use Y component.                                                                                                                     |  |  |  |
|              |                                              | 2 SEL_Z: use Z component.                                                                                                                     |  |  |  |
|              |                                              | <ul> <li>3 SEL_W: use W component.</li> <li>4 SEL_0: use constant 0.0.</li> </ul>                                                             |  |  |  |
|              |                                              | <ul> <li>4 SEL_0: use constant 0.0.</li> <li>5 SEL 1: use constant 1.0.</li> </ul>                                                            |  |  |  |
|              |                                              | 6 reserved                                                                                                                                    |  |  |  |
|              |                                              | 7 reserved                                                                                                                                    |  |  |  |

#### AMD HD 6900 SERIES TECHNOLOGY

#### Memory: Global Data-Share Instruction Doubleword 0

|         | RESERVED   | [31:29]     | Reserved. |  |
|---------|------------|-------------|-----------|--|
| Related | MEM_GDS_WO | )RD1, MEM_G | DS_WORD2. |  |

# Memory: Global Data-Share Instruction Doubleword 1

| Instructions | MEM_GDS_WOR  | D1                                                                                                                                                                    |                                                                                                                                                                                                                                                                    |  |  |  |  |
|--------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Description  | Global memor | y data                                                                                                                                                                | v data share instruction dword 1.                                                                                                                                                                                                                                  |  |  |  |  |
| Opcode       | Field Name   | Bits                                                                                                                                                                  | Format                                                                                                                                                                                                                                                             |  |  |  |  |
|              | DST_GPR      | [6:0]                                                                                                                                                                 | int(7)                                                                                                                                                                                                                                                             |  |  |  |  |
|              |              | A ret<br>resul                                                                                                                                                        | GDS operations that return data, this specifies to which GPR data is returned. turn of one value is written the X element. If two values are returned, the Its are written to the X and Y elements. This is ignored if no value is returned this is a $TF_WRITE$ . |  |  |  |  |
|              | DST_REL_MODE | [8:7]                                                                                                                                                                 | enum(2)                                                                                                                                                                                                                                                            |  |  |  |  |
|              | (DRM)        | Indicate whether the source GPR is absolute or relative to an index, or glob GPR. This is ignored if there is no return value or if this is a tessellation fac write. |                                                                                                                                                                                                                                                                    |  |  |  |  |
|              |              | 0                                                                                                                                                                     | REL_NOME: Normal mode; no offset applied to GPR address.                                                                                                                                                                                                           |  |  |  |  |
|              |              | 1                                                                                                                                                                     | REL_LOOP: add current loop index value.                                                                                                                                                                                                                            |  |  |  |  |
|              |              | 2                                                                                                                                                                     | REL_GLOBAL: treat GPR address as absolute, not thread-relative.                                                                                                                                                                                                    |  |  |  |  |
|              | GDS_OP       | [14:9                                                                                                                                                                 | 9] enum(6)                                                                                                                                                                                                                                                         |  |  |  |  |
|              |              | Glob                                                                                                                                                                  | al data share operation. Ignored for tessellation factor write.                                                                                                                                                                                                    |  |  |  |  |
|              |              | 0                                                                                                                                                                     | DS_INST_ADD: OP(dst,src,) dst=src0_sel, src=src1_sel. 1A1D<br>ADD(dst,src) : DS(dst) += src. dst is src0_sel, src is src1_sel.                                                                                                                                     |  |  |  |  |
|              |              | 1                                                                                                                                                                     | DS_INST_SUB: 1A1D SUB(dst,src) : DS(dst) = DS(dst) - src.                                                                                                                                                                                                          |  |  |  |  |
|              |              | 2                                                                                                                                                                     | DS_INST_RSUB: 1A1D RSUB(dst,src): DS(dst) = src - DS(dst).                                                                                                                                                                                                         |  |  |  |  |
|              |              | 3<br>4                                                                                                                                                                | DS_INST_INC: 1A1D INC(dst) : (DS(dst)>=src) ? DS(dst) = 0 : DS(dst)++.<br>DS_INST_DEC: 1A1D DEC(dst) : DS(dst) = ((DS(dst)==0)    (DS(dst)>src)) ? src<br>: DS(dst)-1.                                                                                             |  |  |  |  |
|              |              | 5                                                                                                                                                                     | DS_INST_MIN_INT: 1A1D MIN(dst,src) : DS(dst) = min (DS(dst),src).                                                                                                                                                                                                  |  |  |  |  |
|              |              | 6                                                                                                                                                                     | DS_INST_MAX_INT: 1A1D MAX(dst,src) : DS(dst) = max(DS(dst),src).                                                                                                                                                                                                   |  |  |  |  |
|              |              | 7                                                                                                                                                                     | DS_INST_MIN_UINT. 1A1D MIN(dst,src) : DS(dst) = min (DS(dst),src).                                                                                                                                                                                                 |  |  |  |  |
|              |              | 8                                                                                                                                                                     | DS_INST_MAX_UINT. 1A1D MAX(dst,src) : DS(dst) = max(DS(dst),src)                                                                                                                                                                                                   |  |  |  |  |
|              |              | 9                                                                                                                                                                     | DS_INST_AND: 1A1D AND(dst,src) : DS(dst) &= src.                                                                                                                                                                                                                   |  |  |  |  |
|              |              | 10                                                                                                                                                                    | DS_INST_OR: 1A1D OR(dst,src) : DS(dst)  = src.<br>DS INST_XOR: 1A1D XOR(dst,src) : DS(dst) ^= src.                                                                                                                                                                 |  |  |  |  |
|              |              | 11<br>12                                                                                                                                                              | DS_INST_XOR: TATD XOR(dst,stc): DS(dst) = stc.<br>DS_INST_MSKOR: 1A2D MKSOR(dst,mask,src): DS(dst) = ((DS(dst) & ~msk)  <br>src).                                                                                                                                  |  |  |  |  |
|              |              | 13                                                                                                                                                                    | DS INST WRITE: 1A1D WRITE(dst,src): DS(dst) = src.                                                                                                                                                                                                                 |  |  |  |  |
|              |              | 14                                                                                                                                                                    | DS_INST_WRITE_REL: 1A2D WRITEREL(dst,src0,src1) : tmp = dst + sq_DS_idx_offset (offset in dwords). DS(dst) = src0, DS(tmp) = src1.                                                                                                                                 |  |  |  |  |
|              |              | 15                                                                                                                                                                    | DS_INST_WRITE2: 1A2D WRITE2(dst,src0,src1) : tmp =<br>dst+(sq_DS_idx_offset * 64). DS(dst) = src0, DS(tmp) = src1.                                                                                                                                                 |  |  |  |  |
|              |              | 16                                                                                                                                                                    | DS_INST_CMP_STORE: 1A2D CMP_STORE(dst, cmp, src): DS(dst) = (DS(dst) = cmp) ? src : DS(dst).                                                                                                                                                                       |  |  |  |  |
|              |              | 17                                                                                                                                                                    | DS_INST_CMP_STORE_SPF: 1A2D CMP_STORE_SPF(dst, cmp, src) : DS(dst) = (DS(dst) == cmp) ? src : DS(dst).                                                                                                                                                             |  |  |  |  |
|              |              | 18                                                                                                                                                                    | DS_INST_BYTE_WRITE: 1A1D BYTEWRITE (dst, src) : DS(dst) = src[7:0].                                                                                                                                                                                                |  |  |  |  |
|              |              | 19                                                                                                                                                                    | DS_INST_SHORT_WRITE: 1A1D SHORTWRITE(dst, src) : DS(dst) = src[15:0]                                                                                                                                                                                               |  |  |  |  |
|              |              | 32                                                                                                                                                                    | DS_INST_ADD_RET. 1A1D ADD(dst,src) : OQA=DS(dst), DS(dst) += src. dst is src0_sel, src is src1_sel.                                                                                                                                                                |  |  |  |  |
|              |              | 33                                                                                                                                                                    | DS_INST_SUB_RET. 1A1D SUB(dst,src) : OQA=DS(dst), DS(dst) = DS(dst) - src.                                                                                                                                                                                         |  |  |  |  |

# Memory: Global Data-Share Instruction Doubleword 1

|          | 34   | DS_INST_RSUB_RET: 1A1D RSUB(dst,src) : OQA=DS(dst), DS(dst) = src -<br>DS(dst)                                                                                                                                                                                                                     |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | 35   | DS_INST_INC_RET: 1A1D INC(dst) : OQA=DS(dst), (DS(dst)>=src) ? DS(dst)<br>= 0 : DS(dst)++                                                                                                                                                                                                          |
|          | 36   | DS_INST_DEC_RET. 1A1D DEC(dst): OQA=DS(dst), DS(dst) = ((DS(dst)==0)   <br>(DS(dst)>src)) ? src : DS(dst)-1                                                                                                                                                                                        |
|          | 37   | DS_INST_MIN_INT_RET: 1A1D MIN(dst,src) : OQA=DS(dst), DS(dst) = min<br>(DS(dst),src)                                                                                                                                                                                                               |
|          | 38   | DS_INST_MAX_INT_RET. 1A1D MAX(dst,src) : OQA=DS(dst), DS(dst)<br>= max(DS(dst),src)                                                                                                                                                                                                                |
|          | 39   | DS_INST_MIN_UINT_RET. 1A1D MIN(dst,src) : OQA=DS(dst), DS(dst) = min<br>(DS(dst),src)                                                                                                                                                                                                              |
|          | 40   | DS_INST_MAX_UINT_RET. 1A1D MAX(dst,src) : OQA=DS(dst), DS(dst) = max(DS(dst),src)                                                                                                                                                                                                                  |
|          | 41   | DS INST AND RET. 1A1D AND(dst,src): OQA=DS(dst), DS(dst) &= src                                                                                                                                                                                                                                    |
|          | 42   | DS INST OR RET. 1A1D OR(dst,src) : OQA=DS(dst), DS(dst)  = src                                                                                                                                                                                                                                     |
|          | 43   | DS INST XOR RET. 1A1D XOR(dst,src) : OQA=DS(dst), DS(dst) ^= src                                                                                                                                                                                                                                   |
|          | 44   | DS_INST_MSKOR_RET. 1A2D MSKOR(dst,msk,src) : OQA=DS(dst), DS(dst) = ((DS(dst) & ~msk)   src).                                                                                                                                                                                                      |
|          | 45   | DS INST XCHG RET. 1A1D Exchange(dst,src) : OQA=DS(dst), DS(dst) = src                                                                                                                                                                                                                              |
|          | 46   | DS_INST_XCHG_REL_RET. 1A2D ExchangeRel(dst,src0,src1) : tmp = dst +<br>sq_DS_idx_offset. OQA=DS(dst), OQB=DS(tmp); DS(dst)=src0,<br>DS(tmp)=src1                                                                                                                                                   |
|          | 47   | DS_INST_XCHG2_RET. 1A2D Exchange2(dst,src0,src1) : tmp = dst +<br>sq_DS_idx_offset*64. OQA=DS(dst), OQB=DS(tmp); DS(dst)=src0,<br>DS(tmp)=src1                                                                                                                                                     |
|          | 48   | DS_INST_CMP_XCHG_RET. 1A2D CompareExchange(dst,cmp,src):<br>OQA=DS(dst); (DS(dst)==cmp) ? DS(dst)=src : DS(dst)=DS(dst)                                                                                                                                                                            |
|          | 49   | DS_INST_CMP_XCHG_SPF_RET: 1A2D CompareExchangeSPF(dst,cmp,src) :<br>OQA=DS(dst); (DS(dst)==cmp) ? DS(dst)=src : DS(dst)=DS(dst)                                                                                                                                                                    |
|          | 50   | ds inst read ret. 1A READ(dst) : OQA = DS(dst)                                                                                                                                                                                                                                                     |
|          | 51   | DS_INST_READ_REL_RET: 1A READ_REL(dst) : tmp=dst+sq_DS_idx_offset;<br>OQA=DS(dst), OQB=DS(tmp)                                                                                                                                                                                                     |
|          | 52   | DS INST READ2 RET. 2A READ2(dst0,dst1): OQA=DS(dst0), OQB=DS(dst1)                                                                                                                                                                                                                                 |
|          | 53   | DS_INST_READWRITE_RET: 2A1D READWRITE(dst0,dst1,data) :<br>OQA=DS(dst0), DS(dst1)=data                                                                                                                                                                                                             |
|          | 54   | DS_INST_BYTE_READ_RET: 1A BYTEREAD(dst) : OQA=SignEx-<br>tend(DS(dst)[7:0])                                                                                                                                                                                                                        |
|          | 55   | DS_INST_UBYTE_READ_RET: 1A UBYTEREAD(dst) : OQA={24'h0,<br>DS(dst)[7:0]}                                                                                                                                                                                                                           |
|          | 56   | DS_INST_SHORT_READ_RET: 1A SHORTREAD(dst) : OQA=SignEx-<br>tend(DS(dst)[15:0]}                                                                                                                                                                                                                     |
|          | 57   | DS_INST_USHORT_READ_RET: 1A USHORTREAD(dst) : OQA={16'h0,<br>DS(dst)[15:0]}                                                                                                                                                                                                                        |
|          | 63   | DS_INST_ATOMIC_ORDERED_AL LOC_RET: 1A GDS-only (intercepted by ordered alloc unit). This adds the 7 lsb of 1a to a hidden ordered append count in wave order and returns the pre-op value to the specified destination register. This opcode can only be used by GDS and with broadcast first set. |
| RESERVED | 15   | Reserved.                                                                                                                                                                                                                                                                                          |
| SRC_GPR  | [22: | 16] int(7)                                                                                                                                                                                                                                                                                         |
|          | Dwo  | ord offset for GDS read or write. Ignored if for tessellation factor write.                                                                                                                                                                                                                        |
| RESERVED | 23   | Reserved.                                                                                                                                                                                                                                                                                          |

Global Data Share Read/Write Instructions Copyright © 2011 Advanced Micro Devices, Inc. All rights reserved.

#### Memory: Global Data-Share Instruction Doubleword 1

Related

| (UIM)               | Indicate whether index0, index1, or nothing to the UAV ID.                                                                     |  |  |  |  |  |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                     | 0 CF INDEX NONE: Do not index the constant buffer.                                                                             |  |  |  |  |  |
|                     | 1 CF INDEX 0: add index0 to the constant (CB#/T#/S#/UAV#) number.                                                              |  |  |  |  |  |
|                     | 2 CF INDEX 1: add index1 to the constant (CB#/T#/S#/UAV#) number.                                                              |  |  |  |  |  |
|                     | 3 CF_INVALID: invalid.                                                                                                         |  |  |  |  |  |
| UAV_ID              | [29:26]                                                                                                                        |  |  |  |  |  |
|                     | Identifies append/consume count within group of a context. Do not use with TF.                                                 |  |  |  |  |  |
| ALLOC_CONSUM<br>E   | 1 30                                                                                                                           |  |  |  |  |  |
| (AC)                | When set, accesses append/consume counter. Ignored for tessellation factor wri and GDS with no return.                         |  |  |  |  |  |
| BCAST_FIRST_<br>REQ | _31                                                                                                                            |  |  |  |  |  |
| (BFR)               | GDS processes and responds to the first active pixel only. Return data is broadcast to all pixels regardless of active status. |  |  |  |  |  |

| Instructions | MEM_GDS_WO                                  | DRD2         |                                       |  |  |  |
|--------------|---------------------------------------------|--------------|---------------------------------------|--|--|--|
| Description  | Global data share instruction doubleword 2. |              |                                       |  |  |  |
|              | DST_SEL_X                                   | [2:0]        | enum(3)                               |  |  |  |
|              | DST_SEL_Y                                   | [5:3]        | enum(3)                               |  |  |  |
|              | DST_SEL_Z                                   | [8:6]        | enum(3)                               |  |  |  |
|              | DST_SEL_W                                   | [11:9]       | enum(3)                               |  |  |  |
|              |                                             | Select de    | estination component from GPR.xzyw01. |  |  |  |
|              |                                             | 0 SEI        |                                       |  |  |  |
|              |                                             | 1 SEI        | y: use Y component                    |  |  |  |
|              |                                             | 2 SEI        | z: use Z component                    |  |  |  |
|              |                                             | 3 SEI        | ⊑_w: use W component                  |  |  |  |
|              |                                             | 4 SEI        | o: use constant 0.0                   |  |  |  |
|              |                                             | 5 SEI        | 1: use constant 1.0                   |  |  |  |
|              |                                             | 6 <i>res</i> | erved                                 |  |  |  |
|              |                                             | 7 SEI        | MASK: mask out this component.        |  |  |  |
|              | RESERVED                                    | [31:12]      | Reserved.                             |  |  |  |
| Related      | MEM_GDS_WO                                  | RDO, MEM_G   | DS_WORD1.                             |  |  |  |

# Memory: Data-Share Read Instruction Doubleword 0

# Appendix A Instruction Table

| Instruction     | Description                                    | Page |  |
|-----------------|------------------------------------------------|------|--|
|                 | Control Flow Instructions                      |      |  |
| ALU             | Initiate ALU Clause                            | 8-1  |  |
| ALU_BREAK       | Initiate ALU Clause, Loop Break                | 8-2  |  |
| ALU_CONTINUE    | Initiate ALU Clause, Continue Unmasked Pixels  | 8-3  |  |
| ALU_ELSE_AFTER  | Initiate ALU Clause, Stack Push and Else After | 8-4  |  |
| ALU_EXTENDED    | ALU Clause Instruction Extension               | 8-5  |  |
| ALU_POP_AFTER   | Initiate ALU Clause, Pop Stack After           | 8-6  |  |
| ALU_POP2_AFTER  | Initiate ALU Clause, Pop Stack Twice After     | 8-7  |  |
| ALU_PUSH_BEFORE | Initiate ALU Clause, Stack Push Before         | 8-8  |  |
| CALL            | Call Subroutine                                | 8-9  |  |
| CALL_FS         | Call Fetch Subroutine                          | 8-10 |  |
| CUT_VERTEX      | End Primitive Strip, Start New Primitive Strip | 8-11 |  |
| ELSE            | Else                                           | 8-12 |  |
| EMIT_CUT_VERTEX | Emit Vertex, End Primitive Strip               | 8-13 |  |
| EMIT_VERTEX     | Vertex Exported to Memory                      | 8-14 |  |
| END             | End Kernel                                     | 8-15 |  |
| EXPORT          | Export from VS or PS                           | 8-16 |  |
| EXPORT_DONE     | Export Last Data                               | 8-17 |  |
| GDS             | Global Data Share                              | 8-18 |  |
| GWS_BARRIER     | Global Wavefront Barrier                       | 8-19 |  |
| GWS_INIT        | Global Wavefront Resource Initialization       | 8-20 |  |
| GWS_SEMA_P      | Global Wavefront Sync Semaphore P              | 8-21 |  |
| GWS_SEMA_V      | Global Wavefront Sync Semaphore V              | 8-22 |  |
| HALT            | Halt Wavefront Execution                       | 8-23 |  |
| JUMP            | Jump to Address                                | 8-24 |  |

AMD Northern Islands-Family Instruction Set Architecture Copyright © 2011 Advanced Micro Devices, Inc. All rights reserved.

| Instruction                                                                                                                                                                                                                                                                                       | Description                                                | Page |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------|
| JUMPTABLE                                                                                                                                                                                                                                                                                         | Jump Table                                                 | 8-25 |
| KILL                                                                                                                                                                                                                                                                                              | Kill Pixels Conditional                                    | 8-26 |
| LOOP_BREAK                                                                                                                                                                                                                                                                                        | Break Out Of Innermost Loop                                | 8-27 |
| LOOP_CONTINUE                                                                                                                                                                                                                                                                                     | Continue Loop                                              | 8-28 |
| LOOP_END                                                                                                                                                                                                                                                                                          | End Loop                                                   | 8-29 |
| LOOP_START                                                                                                                                                                                                                                                                                        | Start Loop                                                 | 8-30 |
| LOOP_START_DX10                                                                                                                                                                                                                                                                                   | Start Loop (DirectX 10)                                    | 8-31 |
| LOOP_START_NO_AL                                                                                                                                                                                                                                                                                  | Enter Loop If Zero, No Push                                | 8-32 |
| MEM_EXPORT                                                                                                                                                                                                                                                                                        | Access Scatter Buffer                                      | 8-33 |
| MEM_EXPORT_COMBINED                                                                                                                                                                                                                                                                               | Export Combined Address And Data                           | 8-34 |
| MEM_RAT                                                                                                                                                                                                                                                                                           | Export To UAV                                              | 8-35 |
| MEM_RAT_CACHELESS                                                                                                                                                                                                                                                                                 | Export To UAV Without Caching                              | 8-36 |
| MEM_RAT_COMBINED_CACHELESS                                                                                                                                                                                                                                                                        | Export To UAV Of Combined Address And Data Without Caching | 8-37 |
| MEM_RING, MEM_RING1,<br>MEM_RING2, MEM_RING3                                                                                                                                                                                                                                                      | Export To UAV Without Caching                              | 8-38 |
| MEM_STREAM0_BUF0,<br>MEM_STREAM0_BUF1,<br>MEM_STREAM0_BUF2,<br>MEM_STREAM0_BUF3,<br>MEM_STREAM1_BUF0,<br>MEM_STREAM1_BUF1,<br>MEM_STREAM1_BUF2,<br>MEM_STREAM2_BUF3,<br>MEM_STREAM2_BUF1,<br>MEM_STREAM2_BUF2,<br>MEM_STREAM3_BUF0,<br>MEM_STREAM3_BUF1,<br>MEM_STREAM3_BUF2,<br>MEM_STREAM3_BUF3 | Memory Write On Stream #                                   | 8-39 |
| MEM_WR_SCRATCH                                                                                                                                                                                                                                                                                    | Access Scratch Buffer                                      | 8-40 |
| NOP                                                                                                                                                                                                                                                                                               | No Operation                                               | 8-41 |
| POP                                                                                                                                                                                                                                                                                               | Pop From Stack                                             | 8-42 |
| PUSH                                                                                                                                                                                                                                                                                              | Push State To Stack                                        | 8-43 |
| RETURN                                                                                                                                                                                                                                                                                            | Return From Subroutine                                     | 8-44 |
| TC                                                                                                                                                                                                                                                                                                | Initiate Fetch Clause Through Texture Cache                | 8-45 |
| TC_ACK                                                                                                                                                                                                                                                                                            | Fetch Clause Through Texture Cache With ACK                | 8-46 |
| WAIT_ACK                                                                                                                                                                                                                                                                                          | Wait for Write or Fetch-Read ACKs                          | 8-47 |

| Instruction         | Description                                                   | Page |
|---------------------|---------------------------------------------------------------|------|
|                     | ALU Instructions                                              |      |
| ADD                 | Floating-Point Add                                            | 8-48 |
| ADD_64              | Add Floating-Point, 64-Bit                                    | 8-49 |
| ADD_INT             | Add Integer                                                   | 8-52 |
| ADD_PREV            | Dependent Add                                                 | 8-53 |
| ADDC_UINT           | Output Carry Bit of Unsigned Integer ADD                      | 8-54 |
| AND_INT             | AND Bitwise                                                   | 8-55 |
| ASHR_INT            | Scalar Arithmetic Shift Right                                 | 8-56 |
| BCNT_ACCUM_PREV_INT | Count Bits Set 32 Accumulate                                  | 8-57 |
| BCNT_INT            | Count Bits Set                                                | 8-58 |
| BFE_INT             | Signed Integer Bitfield Extract                               | 8-59 |
| BFE_UINT            | Unsigned Integer Bitfield Extract                             | 8-60 |
| BFI_INT             | Bitfield Insert                                               | 8-61 |
| BFM_INT             | Bitfield Mask                                                 | 8-62 |
| BFREV_INT           | Dword Reversal                                                | 8-63 |
| BIT_ALIGN_INT       | Bit Align                                                     | 8-64 |
| BYTE_ALIGN_INT      | Byte Align                                                    | 8-65 |
| CEIL                | Floating-Point Ceiling                                        | 8-66 |
| CNDE                | Floating-Point Conditional Move If Equal                      | 8-67 |
| CNDE_INT            | Integer Conditional Move If Equal                             | 8-68 |
| CNDGE               | Floating-Point Conditional Move If Greater Than Or Equal      | 8-69 |
| CNDGE_INT           | Integer Conditional Move If Greater Than Or Equal             | 8-70 |
| CNDGT               | Floating-Point Conditional Move If Greater Than               | 8-71 |
| CNDGT_INT           | Integer Conditional Move If Greater Than                      | 8-72 |
| CNDNE_64            | Double-Precision Floating-Point Conditional Move If Not Equal | 8-73 |
| COS                 | Scalar Cosine                                                 | 8-74 |
| CUBE                | Cube Map                                                      | 8-75 |
| DOT                 | Variable-Length Dot Product                                   | 8-76 |
| DOT_IEEE            | Variable-Length Dot Product With IEEE Rules                   | 8-77 |
| DOT4                | Four-Channel Dot Product                                      | 8-78 |
| DOT4_IEEE           | Four-Channel Dot Product, IEEE                                | 8-79 |

| Instruction      | Description                                                      | Page  |
|------------------|------------------------------------------------------------------|-------|
| EXP_IEEE         | Scalar Base-2 Exponent, IEEE                                     | 8-80  |
| FFBH_INT         | Find First Bit Signed High                                       | 8-81  |
| FFBH_UINT        | Find First Bit Unsigned High                                     | 8-82  |
| FFBL_INT         | Find First Bit Signed Low                                        | 8-83  |
| FLOOR            | Floating-Point Floor                                             | 8-84  |
| FLT_TO_INT       | Floating-Point To Signed Integer                                 | 8-85  |
| FLT_TO_INT_FLOOR | Float to Signed Integer Using FLOOR                              | 8-86  |
| FLT_TO_INT_RPI   | Convert Float Input to Signed Integer Value                      | 8-87  |
| FLT_TO_UINT      | Floating-Point To Unsigned Integer                               | 8-88  |
| FLT_TO_UINT4     | Float to Unsigned Conversion of Four Floating Point<br>Inputs    | 8-89  |
| FLT16_TO_FLT32   | 16-Bit Floating-Point to 32-Bit Floating-Point                   | 8-90  |
| FLT32_TO_FLT16   | Floating-Point 32-Bit To Floating-Point 16-Bit                   | 8-91  |
| FLT32_TO_FLT64   | Floating-Point 32-Bit To Floating-Point 64-Bit                   | 8-92  |
| FLT64_TO_FLT32   | Floating-Point 64-Bit To Floating-Point 32-Bit                   | 8-94  |
| FMA              | Fused Single-Precision Multiply-Add                              | 8-96  |
| FMA_64           | Double-Precision Floating-Point Fused Multiply-Add               | 8-97  |
| FRACT            | Floating-Point Fractional                                        | 8-98  |
| FRACT_64         | Floating-Point Fractional, 64-Bit                                | 8-99  |
| FREXP_64         | Split Double-Precision Floating_Point Into Fraction and Exponent | 8-101 |
| GROUP_BARRIER    | Group Barrier                                                    | 8-103 |
| GROUP_SEQ_BEGIN  | Begin of Group Sequence                                          | 8-104 |
| GROUP_SEQ_END    | End Group Sequence                                               | 8-105 |
| INT_TO_FLT       | Integer To Floating-Point                                        | 8-106 |
| INTERP_LOAD_P0   | Read Parameter Data From LDS for P0                              | 8-107 |
| INTERP_LOAD_P10  | Read Parameter Data from LDS for P1 - P0                         | 8-108 |
| INTERP_LOAD_P20  | Read Parameter Data from LDS for P2 - P0                         | 8-109 |
| INTERP_X         | Interpolation of the X Channel                                   | 8-110 |
| INTERP_XY        | Interpolation for X,Y Channels                                   | 8-111 |
| INTERP_Z         | Interpolation of the Z Channel                                   | 8-112 |
| INTERP_ZW        | Interpolation of the Z, W Channels                               | 8-113 |
| KILLE            | Floating-Point Pixel Kill If Equal                               | 8-114 |

| Instruction               | Description                                                      | Page  |
|---------------------------|------------------------------------------------------------------|-------|
| KILLE_INT                 | Integer Kill If Equal                                            | 8-115 |
| KILLGE                    | Floating-Point Pixel Kill If Greater Than Or Equal               | 8-116 |
| KILLGE_INT                | Integer Kill If Greater Than Or Equal                            | 8-117 |
| KILLGE_UINT               | Unsigned Integer Kill If Greater Than Or Equal                   | 8-118 |
| KILLGT                    | Floating-Point Pixel Kill If Greater Than                        | 8-119 |
| KILLGT_INT                | Integer Kill If Greater Than                                     | 8-120 |
| KILLGT_UINT               | Unsigned Integer Kill If Greater Than                            | 8-121 |
| KILLNE                    | Floating-Point Pixel Kill If Not Equal                           | 8-122 |
| KILLNE_INT                | Integer Kill If Not Equal                                        | 8-123 |
| LDEXP_64                  | Combine Separate Fraction and Exponent into Double-<br>precision | 8-124 |
| LERP_UINT                 | Linear Interpolation                                             | 8-126 |
| LOAD_STORE_FLAGS          | Load and Store Flags                                             | 8-127 |
| LOG_CLAMPED               | Scalar Base-2 Log                                                | 8-128 |
| LOG_IEEE                  | Scalar Base-2 IEEE Log                                           | 8-129 |
| LSHL_INT                  | Scalar Logical Shift Left                                        | 8-130 |
| LSHR_INT                  | Scalar Logical Shift Right                                       | 8-131 |
| MAX                       | Floating-Point Maximum                                           | 8-132 |
| MAX_64                    | Double-Precision Floating-Point Maximum                          | 8-133 |
| MAX_DX10                  | Floating-Point Maximum, DirectX 10                               | 8-134 |
| MAX_INT                   | Integer Maximum                                                  | 8-135 |
| MAX_UINT                  | Unsigned Integer Maximum                                         | 8-136 |
| MAX4                      | Four-Channel Maximum                                             | 8-137 |
| MBCNT_32HI_INT            | Masked Count Bits Set 32 High                                    | 8-138 |
| MBCNT_32LO_ACCUM_PREV_INT | Masked Count Bits Set 32 Low                                     | 8-139 |
| MIN                       | Floating-Point Minimum                                           | 8-140 |
| MIN_64                    | Double-Precision Floating-Point Minimum                          | 8-141 |
| MIN_DX10                  | Floating-Point Minimum, DirectX 10                               | 8-142 |
| MIN_INT                   | Signed Integer Minimum                                           | 8-143 |
| MIN_UINT                  | Unsigned Integer Minimum                                         | 8-144 |
| MOV                       | Copy To GPR                                                      | 8-145 |
| MOVA_INT                  | Copy Signed Integer To Integer in AR and GPR                     | 8-146 |

| Instruction      | Description                                         | Page  |
|------------------|-----------------------------------------------------|-------|
| MUL              | Floating-Point Multiply                             | 8-147 |
| MUL_64           | Floating-Point Multiply, 64-Bit                     | 8-148 |
| MUL_IEEE         | Floating-Point Multiply, IEEE                       | 8-150 |
| MUL_IEEE_PREV    | Dependent Multiply with IEEE Rules                  | 8-151 |
| MUL_LIT          | Scalar Multiply Emulating LIT Operation             | 8-153 |
| MUL_PREV         | Dependent Multiply                                  | 8-153 |
| MUL_UINT24       | 24-Bit Unsigned Integer Multiply (Low-Order)        | 8-154 |
| MULADD           | Floating-Point Multiply-Add                         | 8-155 |
| MULADD_D2        | Floating-Point Multiply-Add, Divide by 2            | 8-156 |
| MULADD_IEEE      | IEEE Floating-Point Multiply-Add                    | 8-157 |
| MULADD_IEEE_PREV | Dependent Multiply Add With IEEE Rules              | 8-158 |
| MULADD_M2        | Floating-Point Multiply-Add, Multiply by 2          | 8-159 |
| MULADD_M4        | Floating-Point Multiply-Add, Multiply by 4          | 8-160 |
| MULADD_PREV      | Dependent Multiply-Add                              | 8-161 |
| MULADD_UINT24    | 24-Bit Unsigned Integer Multiply-Add                | 8-162 |
| MULHI_INT        | Signed Scalar Multiply, High-Order 32 Bits          | 8-163 |
| MULHI_UINT       | Unsigned Scalar Multiply, High-Order 32 Bits        | 8-164 |
| MULHI_UINT24     | 24-Bit Unsigned Integer Multiply (High-Order)       | 8-165 |
| MULLO_INT        | Signed Scalar Multiply, Low-Order 32-Bits           | 8-166 |
| MULLO_UINT       | Unsigned Scalar Multiply, Low-Order 32-Bits         | 8-167 |
| NOP              | No Operation                                        | 8-168 |
| NOT_INT          | Bit-Wise NOT                                        | 8-169 |
| OFFSET_TO_FLT    | Four-Bit Signed Integer to 32-Bit Float             | 8-170 |
| OR_INT           | Logical Bit-Wise OR                                 | 8-171 |
| PRED_SET_CLR     | Predicate Counter Clear                             | 8-172 |
| PRED_SET_INV     | Predicate Counter Invert                            | 8-173 |
| PRED_SET_POP     | Predicate Counter Pop                               | 8-174 |
| PRED_SET_RESTORE | Predicate Counter Restore                           | 8-175 |
| PRED_SETE        | Floating-Point Predicate Set If Equal               | 8-176 |
| PRED_SETE_64     | Floating-Point Predicate Set If Equal, 64-Bit       | 8-177 |
| PRED_SETE_INT    | Integer Predicate Set If Equal                      | 8-179 |
| PRED_SETE_PUSH   | Floating-Point Predicate Counter Increment If Equal | 8-180 |

| Instruction          | Description                                                      | Page  |
|----------------------|------------------------------------------------------------------|-------|
| PRED_SETE_PUSH_INT   | Integer Predicate Counter Increment If Equal                     | 8-181 |
| PRED_SETGE           | Floating-Point Predicate Set If Greater Than Or Equal            | 8-182 |
| PRED_SETGE_64        | Floating-Point Predicate Set If Greater Than Or Equal,<br>64-Bit | 8-183 |
| PRED_SETGE_INT       | Integer Predicate Set If Greater Than Or Equal                   | 8-186 |
| PRED_SETGE_PUSH      | Predicate Counter Increment If Greater Than Or Equal             | 8-187 |
| PRED_SETGE_PUSH_INT  | Integer Predicate Counter Increment If Greater Than Or Equal     | 8-188 |
| PRED_SETGE_UINT      | Unsigned Integer Predicate Set If Greater Than Or Equal          | 8-189 |
| PRED_SETGT           | Floating-Point Predicate Set If Greater Than                     | 8-190 |
| PRED_SETGT_64        | Floating-Point Predicate Set If Greater Than, 64-Bit             | 8-191 |
| PRED_SETGT_INT       | Integer Predicate Set If Greater Than                            | 8-193 |
| PRED_SETGT_PUSH      | Predicate Counter Increment If Greater Than                      | 8-194 |
| PRED_SETGT_PUSH_INT  | Integer Predicate Counter Increment If Greater Than              | 8-195 |
| PRED_SETGT_UINT      | Unsigned Integer Predicate Set If Greater Than                   | 8-196 |
| PRED_SETLE_PUSH_INT  | Predicate Counter Increment If Less Than Or Equal                | 8-197 |
| PRED_SETLT_PUSH_INT  | Predicate Counter Increment If Less Than                         | 8-198 |
| PRED_SETNE           | Floating-Point Predicate Set If Not Equal                        | 8-199 |
| PRED_SETNE_INT       | Scalar Predicate Set If Not Equal                                | 8-200 |
| PRED_SETNE_PUSH      | Predicate Counter Increment If Not Equal                         | 8-201 |
| PRED_SETNE_PUSH_INT  | Predicate Counter Increment If Not Equal                         | 8-202 |
| RECIP_64             | Double Reciprocal                                                | 8-203 |
| RECIP_CLAMPED        | Scalar Reciprocal, Clamp to Maximum                              | 8-204 |
| RECIP_CLAMPED_64     | Double Reciprocal Clamped                                        | 8-205 |
| RECIP_FF             | Scalar Reciprocal, Clamp to Zero                                 | 8-206 |
| RECIP_IEEE           | Scalar Reciprocal, IEEE Approximation                            | 8-207 |
| RECIP_INT            | Signed Integer Scalar Reciprocal                                 | 8-208 |
| RECIP_UINT           | Unsigned Integer Scalar Reciprocal                               | 8-209 |
| RECIPSQRT_64         | Double Reciprocal Square Root                                    | 8-210 |
| RECIPSQRT_CLAMPED    | Scalar Reciprocal Square Root, Clamp to Maximum                  | 8-211 |
| RECIPSQRT_CLAMPED_64 | Double Reciprocal Square Root Clamped                            | 8-212 |
| RECIPSQRT_FF         | Scalar Reciprocal Square Root, Clamp to Zero                     | 8-213 |

| Instruction         | Description                                                            | Page  |
|---------------------|------------------------------------------------------------------------|-------|
| RECIPSQRT_IEEE      | Scalar Reciprocal Square Root, IEEE Approximation                      | 8-214 |
| RNDNE               | Floating-Point Round To Nearest Even Integer                           | 8-215 |
| SAD_ACCUM_HI_UINT   | Sum of Absolute Differences With Accumulation Into MSB                 | 8-216 |
| SAD_ACCUM_PREV_UINT | Sum of Absolute Differences With Accumulation From<br>Previous Channel | 8-217 |
| SAD_ACCUM_UINT      | Sum of Absolute Differences With Accumulation Into LSB                 | 8-218 |
| SET_CF_IDX0         | Move Index From GPR To Index Register 0                                | 8-219 |
| SET_CF_IDX1         | Move Index From GPR To Index Register1                                 | 8-220 |
| SET_LDS_SIZE        | Set Local/Global Mode and LDS Size                                     | 8-221 |
| SET_MODE            | Override Rounding and Denorm Modes                                     | 8-220 |
| SETE                | Floating-Point Set If Equal                                            | 8-223 |
| SETE_64             | Double-Precision Floating-Point If Greater Than Or<br>Equal            | 8-224 |
| SETE_DX10           | Floating-Point Set If Equal DirectX 10                                 | 8-225 |
| SETE_INT            | Integer Set If Equal                                                   | 8-226 |
| SETGE               | Floating-Point Set If Greater Than Or Equal                            | 8-227 |
| SETGE_64            | Double-Precision Floating-Point Set If Greater Than Or Equal           | 8-228 |
| SETGE_DX10          | Floating-Point Set If Greater Than Or Equal, DirectX 10                | 8-229 |
| SETGE_INT           | Signed Integer Set If Greater Than Or Equal                            | 8-230 |
| SETGE_UINT          | Unsigned Integer Set If Greater Than Or Equal                          | 8-231 |
| SETGT               | Floating-Point Set If Greater Than                                     | 8-232 |
| SETGT_64            | Double-Precision Floating-Point Set If Greater Than                    | 8-233 |
| SETGT_DX10          | Floating-Point Set If Greater Than, DirectX 10                         | 8-234 |
| SETGT_INT           | Signed Integer Set If Greater Than                                     | 8-235 |
| SETGT_UINT          | Unsigned Integer Set If Greater Than                                   | 8-236 |
| SETNE               | Floating-Point Set If Not Equal                                        | 8-237 |
| SETNE_64            | Double-Precision Floating-Point Set If Not Equal                       | 8-238 |
| SETNE_DX10          | Floating-Point Set If Not Equal, DirectX 10                            | 8-239 |
| SETNE_INT           | Integer Set If Not Equal                                               | 8-240 |
| SIN                 | Scalar Sine                                                            | 8-241 |
| SQRT_64             | Double Square Root                                                     | 8-242 |

| Instruction                                       | Description                                              | Page  |
|---------------------------------------------------|----------------------------------------------------------|-------|
| SQRT_IEEE                                         | Scalar Square Root, IEEE Approximation                   | 8-243 |
| STORE_FLAGS                                       | Store Flags                                              | 8-244 |
| SUB_INT                                           | Integer Subtract                                         | 8-245 |
| SUBB_UINT                                         | Output Borrow Bit of Unsigned Integer Subtract           | 8-246 |
| TRUNC                                             | Floating-Point Truncate                                  | 8-247 |
| UBYTE0_FLT, UBYTE1_FLT,<br>UBYTE2_FLT, UBYTE3_FLT | Byte # Float                                             | 8-248 |
| UINT_TO_FLT                                       | Unsigned Integer To Floating-point                       | 8-249 |
| XOR_INT                                           | Logical Bit-Wise XOR                                     | 8-250 |
| Instructions for                                  | Fetches Through a Texture Cache Clause                   |       |
| FETCH                                             | Vertex Fetch                                             | 8-251 |
| GET_BUFFER_RESINFO                                | Return Number of Elements in a Buffer                    | 8-252 |
| SEMANTIC                                          | Semantic Vertex Fetch                                    | 8-253 |
| GATHER4                                           | Fetch Four Texels (In A 2x23 Pattern)                    | 8-254 |
| GATHER4_C                                         | Gather4 With Depth Comparison                            | 8-255 |
| GATHER4_C_O                                       | Gather4 With Depth Comparison and GPR Coordinate Offsets | 8-256 |
| GATHER4_0                                         | Gather4 with GPR Coordinate Offsets                      | 8-257 |
| GET_GRADIENTS_H                                   | Get Slopes Relative To Horizontal                        | 8-258 |
| GET_GRADIENTS_V                                   | Get Slopes Relative To Vertical                          | 8-259 |
| GET_LOD                                           | Get Computed Level of Detail For Pixels                  | 8-260 |
| GET_NUMBER_OF_SAMPLES                             | Get Number of Samples                                    | 8-261 |
| GET_TEXTURE_RESINFO                               | Get Texture Resolution                                   | 8-262 |
| KEEP_GRADIENTS                                    | Keep Gradients                                           | 8-263 |
| LD                                                | Load Texture Elements                                    | 8-264 |
| SAMPLE                                            | Sample Texture                                           | 8-265 |
| SAMPLE_C                                          | Sample Texture with Comparison                           | 8-266 |
| SAMPLE_C_G                                        | Sample Texture with Comparison and Gradient              | 8-267 |
| SAMPLE_C_G_LB                                     | Sample Texture with Comparison, Gradient, and LOD Bias   | 8-268 |
| SAMPLE_C_L                                        | Sample Texture with LOD                                  | 8-269 |
| SAMPLE_C_LB                                       | Sample Texture with LOD Bias                             | 8-270 |
| SAMPLE_C_LZ                                       | Sample Texture with LOD Zero                             | 8-271 |

| Instruction                        | Description                               | Page  |
|------------------------------------|-------------------------------------------|-------|
| SAMPLE_G                           | Sample Texture with Gradient              | 8-272 |
| SAMPLE_G_LB                        | Sample Texture with Gradient and LOD Bias | 8-273 |
| SAMPLE_L                           | Sample Texture with LOD                   | 8-274 |
| SAMPLE_LB                          | Sample Texture with LOD Bias              | 8-275 |
| SAMPLE_LZ                          | Sample Texture with LOD Zero              | 8-276 |
| SET_GRADIENTS_H                    | Set Horizontal Gradients                  | 8-277 |
| SET_GRADIENTS_V                    | Set Vertical Gradients                    | 8-278 |
| SET_TEXTURE_OFFSETS                | Set Texture Offsets                       | 8-279 |
|                                    | Memory Read Instructions                  |       |
| MEM_RD_SCATTER                     | Read Scatter Buffer                       | 8-280 |
| MEM_RD_SCRATCH                     | Read Scratch Buffer                       | 8-281 |
| Data                               | Share Read/Write Instructions             |       |
| MEM_GDS                            | Global Data Share Write                   | 8-282 |
| MEM_TF_WRITE                       | Tesselation Buffer Write                  | 8-283 |
| GLOBAL_DS_WRITE                    | Global Data Share Write                   | 8-284 |
| GLOBAL_DS_READ                     | Global Data Share Read                    | 8-285 |
| Local Data Share (LDS) Instruction |                                           |       |
| LDS_IDX_OP                         | LDS Indexed Operation                     | 8-286 |

# **Glossary of Terms**

| Term          | Description                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| *             | Any number of alphanumeric characters in the name of a microcode format, microcode parameter, or instruction.                                                                                                                                                                                                                                                                                                                           |  |
| < >           | Angle brackets denote streams.                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| [1,2)         | A range that includes the left-most value (in this case, 1) but excludes the right-most value (in this case, 2).                                                                                                                                                                                                                                                                                                                        |  |
| [1,2]         | A range that includes both the left-most and right-most values (in this case, 1 and 2).                                                                                                                                                                                                                                                                                                                                                 |  |
| {BUF, SWIZ}   | One of the multiple options listed. In this case, the string BUF or the string SWIZ.                                                                                                                                                                                                                                                                                                                                                    |  |
| {x   y}       | One of the multiple options listed. In this case, x or y.                                                                                                                                                                                                                                                                                                                                                                               |  |
| 0.0           | A single-precision (32-bit) floating-point value.                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 0x            | Indicates that the following is a hexadecimal number.                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 1011b         | A binary value, in this example a 4-bit value.                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 29'b0         | 29 bits with the value 0.                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 7:4           | A bit range, from bit 7 to 4, inclusive. The high-order bit is shown first.                                                                                                                                                                                                                                                                                                                                                             |  |
| ABI           | Application Binary Interface.                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| absolute      | A displacement that references the base of a code segment, rather than an instruction pointer. See relative.                                                                                                                                                                                                                                                                                                                            |  |
| active mask   | A 1-bit-per-pixel mask that controls which pixels in a "quad" are really running. Some pixels might not be running if the current "primitive" does not cover the whole quad. A mask can be updated with a PRED_SET* ALU instruction, but updates do not take effect until the end of the ALU clause.                                                                                                                                    |  |
| address stack | A stack that contains only addresses (no other state). Used for flow control. Popping the address stack overrides the instruction address field of a flow control instruction. The address stack is only modified if the flow control instruction decides to jump.                                                                                                                                                                      |  |
| ACML          | AMD Core Math Library. Includes implementations of the full BLAS and LAPACK rou-<br>tines, FFT, Math transcendental and Random Number Generator routines, stream<br>processing backend for load balancing of computations between the CPU and GPU<br>compute device.                                                                                                                                                                    |  |
| aL (also AL)  | Loop register. A three-component vector (x, y and z) used to count iterations of a loop.                                                                                                                                                                                                                                                                                                                                                |  |
| allocate      | To reserve storage space for data in an output buffer ("scratch buffer," "ring buffer,"<br>"stream buffer," or "reduction buffer") or for data in an input buffer ("scratch buffer" or<br>"ring buffer") before exporting (writing) or importing (reading) data or addresses to, or<br>from that buffer. Space is allocated only for data, not for addresses. After allocating<br>space in a buffer, an "export" operation can be done. |  |

| Term                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALU                       | <ul> <li>Arithmetic Logic Unit. Responsible for arithmetic operations like addition, subtraction, multiplication, division, and bit manipulation on integer and floating point values. In stream computing, these are known as <i>stream cores</i>.</li> <li>ALU.[X,Y,Z,W] - an ALU that can perform four vector operations in which the four operands (integers or single-precision floating point values) do not have to be related. It performs "SIMD" operations. Thus, although the four operands need not be related, all four operations execute the same instruction.</li> <li>ALU.Trans - (not relevant on HD 6900 and later devices) An ALU unit that can perform one ALU.Trans (transcendental, scalar) operation, or advanced integer operation, on one integer or single-precision floating-point value, and replicate the result. A single instruction can co-issue four ALU.Trans operations to an ALU.[X,Y,Z,W] unit and one (possibly complex) operation to an ALU.Trans unit, which can then replicate its result across all four component being operated on in the associated ALU.[X,Y,Z,W] unit.</li> </ul> |
| AMD APP<br>KernelAnalyzer | A performance profiling tool for developing, debugging, and profiling stream kernels using high-level stream computing languages.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| AR                        | Address register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ATI Stream™ SDK           | A complete software development suite for developing applications for AMD Acceler-<br>ated Parallel Processing compute devices. Currently, the ATI Stream SDK includes<br>OpenCL and CAL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| aTid                      | Absolute work-item ID (formerly <i>thread ID</i> ). It is the ordinal count of all work-items being executed (in a draw call).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| b                         | A bit, as in <i>1Mb</i> for one megabit, or <i>lsb</i> for least-significant bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| В                         | A byte, as in <i>1MB</i> for one megabyte, or <i>LSB</i> for least-significant byte.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| BLAS                      | Basic Linear Algebra Subroutines.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| border color              | Four 32-bit floating-point numbers (XYZW) specifying the border color.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| branch granularity        | The number of work-items executed during a branch. For AMD GPUs, branch granu-<br>larity is equal to wavefront granularity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| burst mode                | The limited write combining ability. See write combining.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| byte                      | Eight bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| cache                     | A read-only or write-only on-chip or off-chip storage space.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| CAL                       | Compute Abstraction Layer. A device-driver library that provides a forward-compatible interface to AMD Accelerated Parallel Processing compute devices. This lower-level API gives users direct control over the hardware: they can directly open devices, allocate memory resources, transfer data and initiate kernel execution. CAL also provides a JIT compiler for AMD IL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| CF                        | Control Flow.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| cfile                     | Constant file or constant register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| channel                   | A component in a vector.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| clamp                     | To hold within a stated range.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| clause                    | A group of instructions that are of the same type (all stream core, all fetch, etc.) exe-<br>cuted as a group. A clause is part of a CAL program written using the compute device<br>ISA. Executed without pre-emption.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

### AMD HD 6900 SERIES TECHNOLOGY

| Term                       | Description                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| clause size                | The total number of slots required for an stream core clause.                                                                                                                                                                                                                                                                                                                                                              |
| clause temporaries         | Temporary values stored at GPR that do not need to be preserved past the end of a clause.                                                                                                                                                                                                                                                                                                                                  |
| clear                      | To write a bit-value of 0. Compare "set".                                                                                                                                                                                                                                                                                                                                                                                  |
| command                    | A value written by the host processor directly to the GPU compute device. The com-<br>mands contain information that is not typically part of an application program, such as<br>setting configuration registers, specifying the data domain on which to operate, and ini-<br>tiating the start of data processing.                                                                                                        |
| command processor          | A logic block in the R700 (HD4000-family of devices) that receives host commands, interprets them, and performs the operations they indicate.                                                                                                                                                                                                                                                                              |
| component                  | (1) A 32-bit piece of data in a "vector". (2) A 32-bit piece of data in an array. (3) One of four data items in a 4-component register.                                                                                                                                                                                                                                                                                    |
| compute device             | A parallel processor capable of executing multiple work-items of a kernel in order to process streams of data.                                                                                                                                                                                                                                                                                                             |
| compute kernel             | Similar to a pixel shader, but exposes data sharing and synchronization.                                                                                                                                                                                                                                                                                                                                                   |
| compute shader             | Similar to a pixel shader, but exposes data sharing and synchronization.                                                                                                                                                                                                                                                                                                                                                   |
| compute unit pipeline      | A hardware block consisting of five stream cores, one stream core instruction decoder<br>and issuer, one stream core constant fetcher, and support logic. All parts of a compute<br>unit pipeline receive the same instruction and operate on different data elements. Also<br>known as "slice."                                                                                                                           |
| constant buffer            | Off-chip memory that contains constants. A constant buffer can hold up to 1024 four-<br>component vectors. There are fifteen constant buffers, referenced as cb0 to cb14. An<br>immediate constant buffer is similar to a constant buffer. However, an immediate con-<br>stant buffer is defined within a kernel using special instructions. There are fifteen<br>immediate constant buffers, referenced as icb0 to icb14. |
| constant cache             | A constant cache is a hardware object (off-chip memory) used to hold data that remains unchanged for the duration of a kernel (constants). "Constant cache" is a general term used to describe constant registers, constant buffers or immediate constant buffers.                                                                                                                                                         |
| constant file              | Same as constant register.                                                                                                                                                                                                                                                                                                                                                                                                 |
| constant index<br>register | Same as "AR" register.                                                                                                                                                                                                                                                                                                                                                                                                     |
| constant registers         | On-chip registers that contain constants. The registers are organized as four 32-bit component of a vector. There are 256 such registers, each one 128-bits wide.                                                                                                                                                                                                                                                          |
| constant waterfalling      | Relative addressing of a constant file. See waterfalling.                                                                                                                                                                                                                                                                                                                                                                  |
| context                    | A representation of the state of a CAL device.                                                                                                                                                                                                                                                                                                                                                                             |
| core clock                 | See engine clock. The clock at which the GPU compute device stream core runs.                                                                                                                                                                                                                                                                                                                                              |
| CPU                        | Central Processing Unit. Also called host. Responsible for executing the operating system and the main part of the application. The CPU provides data and instructions to the GPU compute device.                                                                                                                                                                                                                          |
| CRs                        | Constant registers. There are 512 CRs, each one 128 bits wide, organized as four 32-bit values.                                                                                                                                                                                                                                                                                                                            |

| Term                | Description                                                                                                                                                                                                                                                                                                                                                                                              |  |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CS                  | Compute shader; commonly referred to as a compute kernel. A shader type, analogous to VS/PS/GS/ES.                                                                                                                                                                                                                                                                                                       |  |
| СТМ                 | Close-to-Metal.<br>A thin, HW/SW interface layer. This was the predecessor of the AMD CAL.                                                                                                                                                                                                                                                                                                               |  |
| DC                  | Data Copy Shader.                                                                                                                                                                                                                                                                                                                                                                                        |  |
| device              | A device is an entire AMD Accelerated Parallel Processing compute device.                                                                                                                                                                                                                                                                                                                                |  |
| DMA                 | Direct-memory access. Also called DMA engine. Responsible for independently trans-<br>ferring data to, and from, the GPU compute device's local memory. This allows other<br>computations to occur in parallel, increasing overall system performance.                                                                                                                                                   |  |
| double word         | Dword. Two words, or four bytes, or 32 bits.                                                                                                                                                                                                                                                                                                                                                             |  |
| double quad word    | Eight words, or 16 bytes, or 128 bits. Also called "octword."                                                                                                                                                                                                                                                                                                                                            |  |
| domain of execution | A specified rectangular region of the output buffer to which work-items are mapped.                                                                                                                                                                                                                                                                                                                      |  |
| DPP                 | Data-Parallel Processor.                                                                                                                                                                                                                                                                                                                                                                                 |  |
| dst.X               | The X "slot" of an destination operand.                                                                                                                                                                                                                                                                                                                                                                  |  |
| dword               | Double word. Two words, or four bytes, or 32 bits.                                                                                                                                                                                                                                                                                                                                                       |  |
| element             | A component in a vector.                                                                                                                                                                                                                                                                                                                                                                                 |  |
| engine clock        | The clock driving the stream core and memory fetch units on the GPU compute device.                                                                                                                                                                                                                                                                                                                      |  |
| enum(7)             | A seven-bit field that specifies an enumerated set of decimal values (in this case, a set of up to 27 values). The valid values can begin at a value greater than, or equal to, zero; and the number of valid values can be less than, or equal to, the maximum supported by the field.                                                                                                                  |  |
| event               | A token sent through a pipeline that can be used to enforce synchronization, flush caches, and report status back to the host application.                                                                                                                                                                                                                                                               |  |
| export              | To write data from GPRs to an output buffer (scratch, ring, stream, frame or global buffer, or to a register), or to read data from an input buffer (a "scratch buffer" or "ring buffer") to GPRs. The term "export" is a partial misnomer because it performs both input and output functions. Prior to exporting, an allocation operation must be performed to reserve space in the associated buffer. |  |
| FC                  | Flow control.                                                                                                                                                                                                                                                                                                                                                                                            |  |
| FFT                 | Fast Fourier Transform.                                                                                                                                                                                                                                                                                                                                                                                  |  |
| flag                | A bit that is modified by a CF or stream core operation and that can affect subsequent operations.                                                                                                                                                                                                                                                                                                       |  |
| FLOP                | Floating Point Operation.                                                                                                                                                                                                                                                                                                                                                                                |  |
| flush               | To writeback and invalidate cache data.                                                                                                                                                                                                                                                                                                                                                                  |  |
| FMA                 | Fused multiply add.                                                                                                                                                                                                                                                                                                                                                                                      |  |
| frame               | A single two-dimensional screenful of data, or the storage space required for it.                                                                                                                                                                                                                                                                                                                        |  |
| frame buffer        | Off-chip memory that stores a frame. Sometimes refers to the all of the GPU memory (excluding local memory and caches).                                                                                                                                                                                                                                                                                  |  |

| Term                          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FS                            | Fetch subroutine. A global program for fetching vertex data. It can be called by a "vertex shader" (VS), and it runs in the same work-item context as the vertex program, and thus is treated for execution purposes as part of the vertex program. The FS provides driver independence between the process of fetching data required by a VS, and the VS itself. This includes having a semantic connection between the outputs of the fetch process and the inputs of the VS. |
| function                      | A subprogram called by the main program or another function within an AMD IL stream. Functions are delineated by FUNC and ENDFUNC.                                                                                                                                                                                                                                                                                                                                              |
| gather                        | Reading from arbitrary memory locations by a work-item.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| gather stream                 | Input streams are treated as a memory array, and data elements are addressed directly.                                                                                                                                                                                                                                                                                                                                                                                          |
| global buffer                 | GPU memory space containing the arbitrary address locations to which uncached ker-<br>nel outputs are written. Can be read either cached or uncached. When read in<br>uncached mode, it is known as mem-import. Allows applications the flexibility to read<br>from and write to arbitrary locations in input buffers and output buffers, respectively.                                                                                                                         |
| global memory                 | Memory for reads/writes between work-items. On HD Radeon 5XXX series devices and later, atomic operations can be used to synchronize memory operations.                                                                                                                                                                                                                                                                                                                         |
| GPGPU                         | General-purpose compute device. A GPU compute device that performs general-purpose calculations.                                                                                                                                                                                                                                                                                                                                                                                |
| GPR                           | General-purpose register. GPRs hold vectors of either four 32-bit IEEE floating-point, or four 8-, 16-, or 32-bit signed or unsigned integer or two 64-bit IEEE double precision data components (values). These registers can be indexed, and consist of an on-chip part and an off-chip part, called the "scratch buffer," in memory.                                                                                                                                         |
| GPU                           | Graphics Processing Unit. An integrated circuit that renders and displays graphical images on a monitor. Also called Graphics Hardware, Compute Device, and Data Parallel Processor.                                                                                                                                                                                                                                                                                            |
| GPU engine clock<br>frequency | Also called 3D engine speed.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| GPU compute device            | A parallel processor capable of executing multiple work-items of a kernel in order to process streams of data.                                                                                                                                                                                                                                                                                                                                                                  |
| GS                            | Geometry Shader.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| HAL                           | Hardware Abstraction Layer.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| host                          | Also called CPU.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| iff                           | If and only if.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| IL                            | Intermediate Language. In this manual, the AMD version: AMD IL. A pseudo-assembly language that can be used to describe kernels for GPU compute devices. AMD IL is designed for efficient generalization of GPU compute device instructions so that programs can run on a variety of platforms without having to be rewritten for each platform.                                                                                                                                |
| in flight                     | A work-item currently being processed.                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| instruction                   | A computing function specified by the <i>code</i> field of an IL_OpCode token. Compare "opcode", "operation", and "instruction packet".                                                                                                                                                                                                                                                                                                                                         |
| instruction packet            | A group of tokens starting with an IL_OpCode token that represent a single AMD IL instruction.                                                                                                                                                                                                                                                                                                                                                                                  |

#### AMD HD 6900 SERIES TECHNOLOGY

| Term                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| int(2)                      | A 2-bit field that specifies an integer value.                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| ISA                         | Instruction Set Architecture. The complete specification of the interface between com-<br>puter programs and the underlying computer hardware.                                                                                                                                                                                                                                                                                                    |  |
| kcache                      | A memory area containing "waterfall" (off-chip) constants. The cache lines of these con-<br>stants can be locked. The "constant registers" are the 256 on-chip constants.                                                                                                                                                                                                                                                                         |  |
| kernel                      | A user-developed program that is run repeatedly on a stream of data. A parallel function that operates on every element of input streams. A device program is one type of kernel. Unless otherwise specified, an AMD Accelerated Parallel Processing compute device program is a kernel composed of a main program and zero or more functions. Also called Shader Program. This is not to be confused with an OS kernel, which controls hardware. |  |
| LAPACK                      | Linear Algebra Package.                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| LDS                         | Local Data Share. Part of local memory. These are read/write registers that support sharing between all work-items in a work-group. Synchronization is required.                                                                                                                                                                                                                                                                                  |  |
| LERP                        | Linear Interpolation.                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| local memory fetch<br>units | Dedicated hardware that a) processes fetch instructions, b) requests data from the memory controller, and c) loads registers with data returned from the cache. They are run at stream core or engine clock speeds. Formerly called texture units.                                                                                                                                                                                                |  |
| LOD                         | Level Of Detail.                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| loop index                  | A register initialized by software and incremented by hardware on each iteration of a loop.                                                                                                                                                                                                                                                                                                                                                       |  |
| lsb                         | Least-significant bit.                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| LSB                         | Least-significant byte.                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| MAD                         | Multiply-Add. A fused instruction that both multiplies and adds.                                                                                                                                                                                                                                                                                                                                                                                  |  |
| mask                        | (1) To prevent from being seen or acted upon. (2) A field of bits used for a control purpose.                                                                                                                                                                                                                                                                                                                                                     |  |
| MBZ                         | Must be zero.                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| mem-export                  | An AMD IL term random writes to the global buffer.                                                                                                                                                                                                                                                                                                                                                                                                |  |
| mem-import                  | Uncached reads from the global buffer.                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| memory clock                | The clock driving the memory chips on the GPU compute device.                                                                                                                                                                                                                                                                                                                                                                                     |  |
| microcode format            | An encoding format whose fields specify instructions and associated parameters. Micro-<br>code formats are used in sets of two or four. For example, the two mnemonics,<br>CF_WORD[0,1] indicate a microcode-format pair, CF_WORD0 and CF_WORD1.                                                                                                                                                                                                  |  |
| MIMD                        | Multiple Instruction Multiple Data.<br>– Multiple SIMD units operating in parallel (Multi-Processor System)<br>– Distributed or shared memory                                                                                                                                                                                                                                                                                                     |  |
| MRT                         | Multiple Render Target. One of multiple areas of local GPU compute device memory, such as a "frame buffer", to which a graphics pipeline writes data.                                                                                                                                                                                                                                                                                             |  |
| MSAA                        | Multi-Sample Anti-Aliasing.                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| msb                         | Most-significant bit.                                                                                                                                                                                                                                                                                                                                                                                                                             |  |

| Term                | Description                                                                                                                                                                                                                                                              |  |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MSB                 | Most-significant byte.                                                                                                                                                                                                                                                   |  |
| neighborhood        | A group of four work-items in the same wavefront that have consecutive work-item IDs (Tid). The first Tid must be a multiple of four. For example, work-items with Tid = 0, 1, 2, and 3 form a neighborhood, as do work-items with Tid = 12, 13, 14, and 15.             |  |
| normalized          | A numeric value in the range [a, b] that has been converted to a range of 0.0 to 1.0 using the formula: normalized value = value/ $(b-a+1)$                                                                                                                              |  |
| oct word            | Eight words, or 16 bytes, or 128 bits. Same as "double quad word". Also referred to as octa word.                                                                                                                                                                        |  |
| opcode              | The numeric value of the <i>code</i> field of an "instruction".                                                                                                                                                                                                          |  |
| opcode token        | A 32-bit value that describes the operation of an instruction.                                                                                                                                                                                                           |  |
| operation           | The function performed by an "instruction".                                                                                                                                                                                                                              |  |
| PaC                 | Parameter Cache.                                                                                                                                                                                                                                                         |  |
| PCI Express         | A high-speed computer expansion card interface used by modern graphics cards, GPU compute devices and other peripherals needing high data transfer rates. Unlike previous expansion interfaces, PCI Express is structured around point-to-point links. Also called PCIe. |  |
| PoC                 | Position Cache.                                                                                                                                                                                                                                                          |  |
| рор                 | Write "stack" entries to their associated hardware-maintained control-flow state. The POP_COUNT field of the CF_WORD1 microcode format specifies the number of stack entries to pop for instructions that pop the stack. Compare "push."                                 |  |
| pre-emption         | The act of temporarily interrupting a task being carried out on a computer system, with-<br>out requiring its cooperation, with the intention of resuming the task at a later time.                                                                                      |  |
| processor           | Unless otherwise stated, the AMD Accelerated Parallel Processing compute device.                                                                                                                                                                                         |  |
| program             | Unless otherwise specified, a program is a set of instructions that can run on the AMD Accelerated Parallel Processing compute device. A device program is a type of kernel.                                                                                             |  |
| PS                  | Pixel Shader, aka pixel kernel.                                                                                                                                                                                                                                          |  |
| push                | Read hardware-maintained control-flow state and write their contents onto the stack. Compare pop.                                                                                                                                                                        |  |
| PV                  | Previous vector register. It contains the previous four-component vector result from a ALU.[X,Y,Z,W] unit within a given clause.                                                                                                                                         |  |
| quad                | For a compute kernel, this consists of four consecutive work-items. For pixel and other shaders, this is a group of 2x2 work-items in the NDRange. Always processed together.                                                                                            |  |
| rasterization       | The process of mapping work-items from the domain of execution to the SIMD engine.<br>This term is a carryover from graphics, where it refers to the process of turning geom-<br>etry, such as triangles, into pixels.                                                   |  |
| rasterization order | The order of the work-item mapping generated by rasterization.                                                                                                                                                                                                           |  |
| RAT                 | Random Access Target. Same as UAV. Allows, on DX11 hardware, writes to, and reads from, any arbitrary location in a buffer.                                                                                                                                              |  |
| RB                  | Ring Buffer.                                                                                                                                                                                                                                                             |  |

| Term                              | Description                                                                                                                                                                                                                                                                                                                                                                                              |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| register                          | For a GPU, this is a 128-bit address mapped memory space consisting of four 32-bit components.                                                                                                                                                                                                                                                                                                           |
| relative                          | Referencing with a displacement (also called offset) from an index register or the loop index, rather than from the base address of a program (the first control flow [CF] instruction).                                                                                                                                                                                                                 |
| render backend unit               | The hardware units in a processing element responsible for writing the results of a ker-<br>nel to output streams by writing the results to an output cache and transferring the<br>cache data to memory.                                                                                                                                                                                                |
| resource                          | A block of memory used for input to, or output from, a kernel.                                                                                                                                                                                                                                                                                                                                           |
| ring buffer                       | An on-chip buffer that indexes itself automatically in a circle.                                                                                                                                                                                                                                                                                                                                         |
| Rsvd                              | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                |
| sampler                           | A structure that contains information necessary to access data in a resource. Also called Fetch Unit.                                                                                                                                                                                                                                                                                                    |
| SC                                | Shader Compiler.                                                                                                                                                                                                                                                                                                                                                                                         |
| scalar                            | A single data component, unlike a vector which contains a set of two or more data elements.                                                                                                                                                                                                                                                                                                              |
| scatter                           | Writes (by uncached memory) to arbitrary locations.                                                                                                                                                                                                                                                                                                                                                      |
| scatter write                     | Kernel outputs to arbitrary address locations. Must be uncached. Must be made to a memory space known as the global buffer.                                                                                                                                                                                                                                                                              |
| scratch buffer                    | A variable-sized space in off-chip-memory that stores some of the "GPRs".                                                                                                                                                                                                                                                                                                                                |
| set                               | To write a bit-value of 1. Compare "clear".                                                                                                                                                                                                                                                                                                                                                              |
| shader processor                  | Pre-OpenCL term that is now deprecated. Also called thread processor.                                                                                                                                                                                                                                                                                                                                    |
| shader program                    | User developed program. Also called kernel.                                                                                                                                                                                                                                                                                                                                                              |
| SIMD                              | Pre-OpenCL term that is now deprecated. Single instruction multiple data unit.<br>– Each SIMD receives independent stream core instructions.<br>– Each SIMD applies the instructions to multiple data elements.<br>Now called a compute unit.                                                                                                                                                            |
| SIMD Engine                       | Pre-OpenCL term that is now deprecated. A collection of thread processors, each of which executes the same instruction each cycle.                                                                                                                                                                                                                                                                       |
| SIMD pipeline                     | In OpenCL terminology: compute unit pipeline. Pre-OpenCL term that is now depre-<br>cated. A hardware block consisting of five stream cores, one stream core instruction<br>decoder and issuer, one stream core constant fetcher, and support logic. All parts of a<br>SIMD pipeline receive the same instruction and operate on different data elements. Also<br>known as "slice."                      |
| Simultaneous<br>Instruction Issue | Input, output, fetch, stream core, and control flow per SIMD engine.                                                                                                                                                                                                                                                                                                                                     |
| slot                              | A position, in an "instruction group," for an "instruction" or an associated literal constant.<br>An ALU instruction group consists of one to seven slots, each 64 bits wide. All ALU<br>instructions occupy one slot, except double-precision floating-point instructions, which<br>occupy either two or four slots. The size of an ALU clause is the total number of slots<br>required for the clause. |
| SPU                               | Shader processing unit.                                                                                                                                                                                                                                                                                                                                                                                  |

| Term             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SR               | Globally shared registers. These are read/write registers that support sharing between all wavefronts in a SIMD (not a work-group). The sharing is column sharing, so work-items with the same work-item ID within the wavefront can share data. All operations on SR are atomic.                                                                                                                                                                                                                                                                                                                                                             |
| src0, src1, etc. | In floating-point operation syntax, a 32-bit source operand. Src0_64 is a 64-bit source operand.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| stage            | A sampler and resource pair.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| stream           | A collection of data elements of the same type that can be operated on in parallel.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| stream buffer    | A variable-sized space in off-chip memory that stores an instruction stream. It is an out-<br>put-only buffer, configured by the host processor. It does not store inputs from off-chip<br>memory to the processor.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| stream core      | The fundamental, programmable computational units, responsible for performing inte-<br>ger, single, precision floating point, double precision floating point, and transcendental<br>operations. They execute VLIW instructions for a particular work-item. Each processing<br>element handles a single instruction within the VLIW instruction.                                                                                                                                                                                                                                                                                              |
| stream operator  | A node that can restructure data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| swizzling        | To copy or move any component in a source vector to any element-position in a desti-<br>nation vector. Accessing elements in any combination.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| thread           | Pre-OpenCL term that is now deprecated. One invocation of a kernel corresponding to<br>a single element in the domain of execution. An instance of execution of a shader pro-<br>gram on an ALU. Each thread has its own data; multiple threads can share a single<br>program counter. Generally, in OpenCL terms, there is a one-to-one mapping of work-<br>items to threads.                                                                                                                                                                                                                                                                |
| thread group     | Pre-OpenCL term that is now deprecated. It contains one or more thread blocks.<br>Threads in the same thread-group but different thread-blocks might communicate to<br>each through global per-SIMD shared memory. This is a concept mainly for global data<br>share (GDS). A thread group can contain one or more wavefronts, the last of which can<br>be a partial wavefront. All wavefronts in a thread group can run on only one SIMD<br>engine; however, multiple thread groups can share a SIMD engine, if there are enough<br>resources. Generally, in OpenCL terms, there is a one-to-one mapping of work-groups<br>to thread groups. |
| thread processor | Pre-OpenCL term that is now deprecated. The hardware units in a SIMD engine responsible for executing the threads of a kernel. It executes the same instruction per cycle. Each thread processor contains multiple stream cores. Also called shader processor.                                                                                                                                                                                                                                                                                                                                                                                |
| thread-block     | Pre-OpenCL term that is now deprecated. A group of threads which might communicate to each other through local per SIMD shared memory. It can contain one or more wave-fronts (the last wavefront can be a partial wavefront). A thread-block (all its wavefronts) can only run on one SIMD engine. However, multiple thread blocks can share a SIMD engine, if there are enough resources to fit them in.                                                                                                                                                                                                                                    |
| Tid              | Work-item id (previously called a <i>thread id</i> ) within a thread block. An integer number from 0 to Num_threads_per_block-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| token            | A 32-bit value that represents an independent part of a stream or instruction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| UAV              | Unordered Access View. Same as random access target (RAT). They allow compute shaders to store results in (or write results to) a buffer at any arbitrary location. On DX11 hardware, UAVs can be created from buffers and textures. On DX10 hardware, UAVs cannot be created from typed resources (textures).                                                                                                                                                                                                                                                                                                                                |

#### AMD HD 6900 Series Technology

| Term                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| uncached read/write<br>unit | The hardware units in a GPU compute device responsible for handling uncached read or write requests from local memory on the GPU compute device.                                                                                                                                                                                                                                                                                      |
| vector                      | (1) A set of up to four related values of the same data type, each of which is an element. For example, a vector with four elements is known as a "4-vector" and a vector with three elements is known as a "3-vector". (2) See "AR". (3) See ALU.[X,Y,Z,W].                                                                                                                                                                          |
| VLIW design                 | Very Long Instruction Word.<br>– Co-issued up to 6 operations (5 stream cores + 1 FC); where FC = flow control.<br>– 1.25 Machine Scalar operation per clock for each of 64 data elements<br>– Independent scalar source and destination addressing                                                                                                                                                                                   |
| vTid                        | Work-item ID (formerly thread ID) within a work-group.                                                                                                                                                                                                                                                                                                                                                                                |
| waterfall                   | To use the address register (AR) for indexing the GPRs. Waterfall behavior is deter-<br>mined by a "configuration registers."                                                                                                                                                                                                                                                                                                         |
| wavefront                   | Group of work-items executed together on a single SIMD engine. Composed of quads. A full wavefront contains 64 work-items; a wavefront with fewer than 64 work-items is called a partial wavefront. Wavefronts that have fewer than a full set of work-items are called partial wavefronts. For the HD4000-family of devices, there are 64. 32, 16 work-items in a full wavefront. Work-items within a wavefront execute in lockstep. |
| write combining             | Combining several smaller writes to memory into a single larger write to minimize any overhead associated with write commands.                                                                                                                                                                                                                                                                                                        |

# Index

# Symbols

| (x, y) identifier pair |  |
|------------------------|--|
| Numerics               |  |
| 2D matrix 1-1          |  |
| Α                      |  |

| absolute addressing 2-17                          | ALU slot size 4-4                 |
|---------------------------------------------------|-----------------------------------|
| access                                            | ALU.[X,Y,Z,W] 4-2, 4-6            |
| AR-relative 4-8                                   | assignment 4-4                    |
| constant waterfall 4-8                            | cycle restriction                 |
| access constant 4-4                               | execute each operation 4-14       |
| ALU instruction 4-2                               | ALU.W                             |
| dynamically-indexed                               | ALU.X                             |
| statically-indexed 4-8                            | ALU.Y                             |
| active mask 2-12, 2-14, 3-10                      | ALU.Z                             |
| active pixel state 3-10                           | ALU BREAK                         |
| ADDR 3-17, 3-18                                   | branch-loop instruction           |
| address                                           | ALU_CONTINUE                      |
| constant-register                                 | branch-loop instruction           |
| out-of-bounds                                     | ALU_ELSE_AFTER                    |
| source 4-9                                        | branch-loop instruction 3-17      |
| address register (AR) 2-13, 4-5, 9-25             | instruction                       |
| addressing                                        | ALU_INST 4-4                      |
| absolute mode 2-16, 2-17                          | ALU_POP_AFTER                     |
| kernel-based 2-17                                 | branch-loop instruction 3-17      |
| adjacent-instruction dependency 4-22              | ALU_POP2_AFTER                    |
| aL . 2-12, 3-7, 3-20, 4-2, 8-32, 9-6, 9-14, 9-18, | branch-loop instruction 3-17      |
| 9-25, 9-50, 9-52, 9-60, 9-62                      | ALU_PUSH_BEFORE                   |
| alignment restrictions                            | branch-loop instruction 3-17      |
| clause-initiation instructions 3-5                | instruction                       |
| allocate                                          | ALU_SRC_LITERAL                   |
| data-storage space 3-2                            | source operand 4-3                |
| stack                                             | AR 3-xii, 2-13, 4-5, 9-25         |
| ALU                                               | AR index 4-6                      |
| branch-loop instruction                           | arbitrary swizzle 3-8, 3-9, 4-7   |
| data flow 4-10                                    | array 1-2                         |
| output modifier 4-20                              | data-parallel processor (DPP) 1-1 |
| ALU clause                                        | ARRAY_BASE 3-8, 3-9               |
| initiation                                        | ARRAY_SIZE 3-8                    |
| PRED_SET* instructions                            | AR-relative access 4-8            |

| size                              |
|-----------------------------------|
| ALU execution pipelines           |
| even and odd 2-18                 |
| ALU instruction 2-1               |
| accessing constants 4-2           |
| list of                           |
| ALU instruction group 4-3         |
| terms                             |
| ALU microcode format 4-1          |
| ALU slot size 4-4                 |
| ALU.[X,Y,Z,W]                     |
| assignment                        |
| cycle restriction                 |
| execute each operation 4-14       |
| ALU.W                             |
| ALU.X                             |
| ALU.Y                             |
| ALU.Z                             |
| ALU BREAK                         |
| branch-loop instruction           |
|                                   |
| ALU_CONTINUE                      |
| branch-loop instruction 3-17      |
| ALU_ELSE_AFTER                    |
| branch-loop instruction           |
| instruction                       |
| ALU_INST 4-4                      |
| ALU_POP_AFTER                     |
| branch-loop instruction 3-17      |
| ALU_POP2_AFTER                    |
| branch-loop instruction 3-17      |
| ALU_PUSH_BEFORE                   |
| branch-loop instruction 3-17      |
| instruction                       |
| ALU_SRC_LITERAL                   |
| source operand 4-3                |
| AR                                |
| AR index 4-6                      |
| arbitrary swizzle 3-8, 3-9, 4-7   |
| array                             |
| data-parallel processor (DPP) 1-1 |
| ARRAY_BASE 3-8, 3-9               |
| ARRAY SIZE                        |
|                                   |

| assignment<br>ALU.[X,Y,Z,W]     |
|---------------------------------|
| atomic                          |
| parallel reduction              |
| atomic reduction 2-18           |
| Atomic reduction variables 2-17 |

# В

| bank                                    |
|-----------------------------------------|
| swizzle 4-12, 4-13                      |
| BARRIER                                 |
| bicubic weights 2-15                    |
| bit                                     |
| LAST                                    |
| border color                            |
| branch counter                          |
| branching                               |
| conditional execution 3-15              |
| branch-loop instruction 3-11, 3-15      |
| ALU                                     |
| ALU BREAK                               |
| ALU CONTINUE                            |
| ALU ELSE AFTER                          |
| ALU POP2 AFTER                          |
| ALU PUSH BEFORE                         |
| CALL                                    |
| CALL FS                                 |
| ELSE                                    |
|                                         |
| ••••••••••••••••••••••••••••••••••••••• |
| LOOP_BREAK                              |
| LOOP_CONTINUE                           |
| LOOP_END                                |
| LOOP_START                              |
| LOOP_START_DX10 3-16                    |
| LOOP_START_NO_AL                        |
| POP                                     |
| PUSH 3-16                               |
| PUSH_ELSE                               |
| RETURN                                  |
| RETURN_FS 3-17                          |
| buffers 3-8                             |
| ring 3-8, 3-9                           |
| stream                                  |
| burst memory reads 6-2                  |
| BURST_COUNT 3-8                         |
|                                         |

# С

| cached read             | 6-2  |
|-------------------------|------|
| CALL                    |      |
| branch-loop instruction | 3-17 |
| subroutine instruction  | 3-20 |
| CALL* instruction       | 3-15 |
| CALL_COUNT              | 3-20 |

|         | CALL_FS instruction 3-20                   |
|---------|--------------------------------------------|
| 4       | branch-loop                                |
|         | CF instruction                             |
| 8       | conditional execution                      |
| 8       | set stack operations 3-18                  |
| 7       | CF microcode format fields                 |
|         | CF program ending                          |
|         | CF_COND_ACTIVE                             |
|         | condition test                             |
| 3       | pixel state 3-13                           |
| 5       | CF_COND_BOOL                               |
| 5       | condition test                             |
| •       | pixel state 3-13                           |
| 3       | CF_COND_NOT_BOOL                           |
| 5       | condition test                             |
| 2       | pixel state 3-13                           |
|         | CF_CONST                                   |
| 5       | cf_inst 3-2                                |
| 5       | clause                                     |
| 7       | memory read6-1                             |
| 7       | clause temp GPR 2-18                       |
| 7       | clause temp GPRs                           |
| 7       | accessing 2-18                             |
| 7       | clause temp registers 2-18                 |
| 7       | clause temporaries 4-4                     |
| 7       | clause-initiation instructions             |
| 7       | alignment restrictions 3-5                 |
| 7       | types                                      |
| 7       | clauses                                    |
| 7       | ALU                                        |
| 7       | fetch through texture cache 2-10, 3-1, 5-1 |
| 6       | instructions 2-9                           |
| 6       | multiple                                   |
| 6       | term                                       |
| 6       | types                                      |
| 6       | clause-temporary GPRs 2-13                 |
| 6       | cleared valid mask 3-11                    |
| 6       | command processor 1-1                      |
| 7       | common memory buffer                       |
| 7       | thread share                               |
| 8       | compute shader 2-2                         |
| 9       | COND 3-18                                  |
| 9       | condition test                             |
|         | field                                      |
| 2<br>8  | condition (COND) field 3-13                |
|         | condition test                             |
|         | CF_COND_ACTIVE 3-13                        |
| 2       | CF_COND_BOOL                               |
| <b></b> | CF_COND_NOT_BOOL 3-13                      |
| 7       |                                            |
| 0       | COND                                       |
| -       | WHOLE_QUAD_MODE 3-13                       |

| conditional execution                         |
|-----------------------------------------------|
| branching 3-15                                |
| looping 3-15                                  |
| subroutine calls 3-15                         |
| conditional jumps                             |
| control-flow instructions 3-1                 |
| constant                                      |
| access 4-4                                    |
| dynamically-indexed                           |
| statically-indexed 4-8                        |
| file read reserve 4-14                        |
| inline                                        |
| literal                                       |
| swizzles vector-element 4-2                   |
| constant cache 2-13, 4-7                      |
| constant register read port restrictions 4-10 |
| constant registers (CRs) 2-13                 |
| constant waterfall 2-13                       |
| access                                        |
| constant-fetch operation                      |
| constant-register address 4-5                 |
| constants                                     |
| access ALU instruction                        |
| DX10 ALU                                      |
| index pairs 1-2                               |
| continue loop 3-1                             |
| control flow                                  |
| control-flow instructions 2-9, 2-10           |
| ALU*                                          |
| conditional jumps 3-1                         |
| loops                                         |
| subroutines 3-1                               |
| TC                                            |
| counter                                       |
| branch                                        |
| predicate                                     |
| CRs                                           |
| CS                                            |
| CUT_VERTEX                                    |
| cycle restriction                             |
| ALU.[X,Y,Z,W]                                 |
| - , ,=,                                       |

# D

| data flow                               |
|-----------------------------------------|
| ALU 4-10                                |
| data sharing 2-15                       |
| dataflow 1-4                            |
| programmer view 1-3                     |
| data-parallel processor (DPP) array 1-1 |
| data-storage space allocation           |
| DC 2-1                                  |
| deactivated                             |
| invalid pixel 3-12                      |

| definition                      | . 2-2, 5-2 |
|---------------------------------|------------|
| export                          | 3-6        |
| import                          |            |
| quad                            | 3-11, 5-2  |
| dependency adjacent-instruction | 4-22       |
| dependency detection processor  | 4-23       |
| destination register            |            |
| detects optimize processor      |            |
| DirectX10 loop                  |            |
| DirectX10-style loop            |            |
| DirectX9                        |            |
|                                 | 3_18       |
| loop index                      |            |
|                                 |            |
| LOOP START                      |            |
|                                 |            |
| DirectX9-style loop             |            |
| DMA copy                        |            |
| DMA program                     |            |
| Domain Shader                   | 2-1        |
| double-precision                |            |
| floating-point operation        |            |
| doubleword layouts, memory      | 3-3        |
| DPP                             | 1-2        |
| data-parallel processor         | 1-1        |
| DS                              | 2-1        |
| dst.X                           |            |
| DX10                            |            |
| ALU constants                   | 4-7        |
| constant cache                  |            |
| dynamic index.                  |            |
| dynamically-indexed             |            |
| constant access                 | 1 9        |
|                                 | 4-0        |
| E                               |            |
|                                 |            |
| ELEM_SIZE                       |            |
| elements                        |            |
| swizzle source                  | 5-1        |
| ELSE                            |            |
| branch-loop instruction         | 3-17       |
| pixel state                     | 3-18       |
| EMIT_CUT_VERTEX                 | 3-10       |
| EMIT_VERTEX                     | 3-10       |
| end of CF program               |            |
| endian order                    |            |
| enum                            |            |
| even                            |            |
| ALU execution pipeline          | 2_18       |
| execute                         | 2-10       |
| CF instructions conditionally   | 2 10       |
|                                 |            |
| each ALU.[X,Y,Z,W] operation    | 4-14       |

| export               |
|----------------------|
| definition           |
| normal               |
| operation            |
| term                 |
| EXPORT_WRITE 3-8     |
| EXPORT_WRITE_IND 3-8 |

# F

| F register 2-13                           |
|-------------------------------------------|
| fetch                                     |
| through texture cache clause 3-1, 5-1     |
| fetch program 2-1                         |
| fetch shader 2-1                          |
| fetch subroutine                          |
| fetch term 2-8                            |
| fetch through texture cache               |
| clauses                                   |
| instructions 2-1                          |
| FETCH_WHOLE_QUAD5-2                       |
| field                                     |
| ADDR 3-17, 3-18                           |
| CF microcode formats 3-3                  |
| COND 3-13                                 |
| condition 3-13                            |
| INDEX_MODE 3-18                           |
| RESOURCE_ID 5-1                           |
| SAMPLER_ID 5-1                            |
| SRC* ELEM                                 |
| VALID_PIXEL_MODE                          |
| file read                                 |
| reserve constant                          |
| floating-point constant register (F) 2-13 |
| floating-point operation                  |
| double-precision                          |
| floating-point operations                 |
| flow-control loop index                   |
| format                                    |
| ALU microcode                             |
|                                           |
| OP2                                       |
| OP3                                       |
| texture-fetch microcode                   |
| fragment program 2-2                      |
| fragment shader 2-2                       |
| fragment term 2-8                         |
| frame buffers                             |
| FS 2-1                                    |
| G                                         |
| gather reads 3-9                          |
| gaaloi 100000                             |

| gather reads                       | 3-9  |
|------------------------------------|------|
| GDS                                | 2-14 |
| general-purpose registers (GPRs) 2 | 2-13 |
| geometry program                   | 2-1  |

| geometry shader            | . 2-1 |
|----------------------------|-------|
| geometry shader (GS)       | . 3-2 |
| Global Data Share (GDS)    |       |
| global GPR                 |       |
| global persistent register | 2-18  |
| global registers           |       |
| absolute-addressed         | 2-16  |
| GPR                        |       |
| clause temp                | 2-18  |
| global                     | 2-18  |
| ordering                   | 2-18  |
| private                    |       |
| read port restrictions     | 4-10  |
| swizzles across address    | . 4-2 |
| temporary pool             | 2-17  |
| GPR read, reserve          | 4-13  |
| GPRs 3-xii,                | 2-13  |
| GS                         | . 2-1 |

# Н

| hardware-generated interrupts | 1-1 |
|-------------------------------|-----|
| host commands                 | 1-2 |
| host interface                | 1-2 |
| HS                            | 2-1 |
| Hull Shader                   | 2-1 |

# I

| I register                      | 2-12  |
|---------------------------------|-------|
| identifier pair (x, y)          | . 1-2 |
| IEEE floating-point exceptions  |       |
| import - definition             |       |
| inactive-branch - pixel state   |       |
| inactive-break - pixel state    |       |
| inactive-continue - pixel state |       |
| increment                       |       |
| index                           |       |
| AR                              | . 4-6 |
| dynamic                         |       |
| flow-control loop               |       |
| loop                            |       |
| register                        |       |
| index mode                      |       |
| index pairs                     |       |
| constants                       |       |
| inputs                          |       |
| outputs                         |       |
| INDEX_MODE field                |       |
| indirect lookup                 |       |
| initialization execution        |       |
| initiation                      |       |
| ALU clause                      | . 3-6 |
| texture-fetch clause            |       |
| inline constants                |       |
|                                 |       |

| innermost loop 3-1            |
|-------------------------------|
| input index pairs 1-2         |
| input modifiers 4-9           |
| instruction                   |
| ALU_ELSE_AFTER 3-21           |
| ALU_PUSH_BEFORE 3-21          |
| branch-loop                   |
| CALL*                         |
| CALL_FS 3-20                  |
| KILL restriction 4-19         |
| LOOP_BREAK 3-19               |
| LOOP_CONTINUE                 |
| LOOP_END 3-15, 3-18, 3-19     |
| LOOP_START                    |
| LOOP_START*                   |
| LOOP START DX10               |
| MOVA 4-21                     |
| MOVA* 4-5, 4-6                |
| predication                   |
| NOP                           |
| POP                           |
| PRED SET* restriction 4-19    |
| PUSH*                         |
| restrictions reduction        |
| RETURN                        |
| texture predicate             |
| two source operands           |
| instruction group             |
| instruction slots             |
| instruction slot              |
| instruction group             |
| instruction term              |
| instruction-related terms     |
| instructions                  |
| ALU                           |
| clauses                       |
| control flow                  |
| fetch through texture cache   |
| subsequent                    |
| types                         |
| int                           |
| integer constant              |
| integer constant register (I) |
| interrupts                    |
| hardware-generated 1-1        |
| software                      |
| inter-thread communication    |
| invalid pixel - deactivated   |
|                               |
| J                             |

| jump              |     |
|-------------------|-----|
| LOOP_BREAK 3      | -19 |
| specified address | 3-2 |

## Κ

| kcache constants 4-5                     | 5 |
|------------------------------------------|---|
| kernel 1-2                               | , |
| kernel size for cleartype filtering 2-15 | , |
| kernel-based addressing 2-17             | • |
| KILL 4-19                                | ) |
| instruction, restriction 4-19            | ) |
| killed pixel 3-11                        |   |

### L

| LAST bit                                      | . 4-3  |
|-----------------------------------------------|--------|
| LDS                                           |        |
| list of ALU instruction                       |        |
| LIT.                                          |        |
| literal constants                             |        |
| restriction                                   |        |
| terms                                         |        |
| local data share                              |        |
| Local Data Share (LDS)                        |        |
| locked pages.                                 |        |
| lookup, indirect                              |        |
| • *                                           | . 4-0  |
| loop                                          | 2.45   |
| conditional execution                         |        |
| continue                                      |        |
| control-flow instructions                     |        |
| DirectX10                                     |        |
| DirectX10-style                               |        |
| DirectX9                                      |        |
| DirectX9-style                                |        |
| innermost                                     |        |
| repeat                                        |        |
| loop increment 3-18                           |        |
| loop index . 3-xii, 3-7, 3-20, 4-2, 4-5, 5-1, |        |
| 9-6, 9-8, 9-9, 9-14, 9-18, 9-50, 9-52, 9-     | 60,    |
| 9-62                                          |        |
| DirectX9                                      | . 4-5  |
| loop index (aL) 2-12                          | , 9-25 |
| loop index initializer 3-18                   |        |
| LOOP BREAK                                    |        |
| branch-loop instruction                       | . 3-17 |
| instruction                                   |        |
| jump                                          |        |
| LOOP CONTINUE                                 |        |
| branch-loop instruction                       | 3-17   |
| instruction                                   |        |
| LOOP END                                      |        |
| branch-loop instruction                       | 3_16   |
| DirectX9                                      |        |
| instruction                                   |        |
| IIISUUCUUII                                   | , 3-19 |

| JUMP                    |     |
|-------------------------|-----|
| branch-loop instruction | ·17 |
| pixel state 3-          | 18  |

| LOOP_START              |
|-------------------------|
| branch-loop instruction |
| DirectX9 3-18           |
| instruction 3-18        |
| LOOP_START*             |
| instruction 3-15        |
| LOOP_START_DX10         |
| branch-loop instruction |
| instruction 3-19        |
| LOOP_START_NO_AL        |
| branch-loop instruction |

### Μ

| manipulate performance 3-2     |
|--------------------------------|
| mask - active                  |
| matrix - 2D 1-1                |
| MEM_EXPORT 3-8, 3-9            |
| MEM_RING 3-8                   |
| MEM_SCRATCH 3-7, 3-9           |
| MEM_STREAM 3-8                 |
| memory address calculation 6-1 |
| memory controller 1-1          |
| memory doubleword layouts      |
| memory hierarch                |
| data sharing 2-15              |
| memory latency 1-4             |
| memory read clauses 6-1        |
| microcode                      |
| format texture-fetch5-1        |
| microcode format               |
| microcode format term 2-7      |
| modifier                       |
| ALU output 4-20                |
| input 4-9                      |
| MOV_INDEX_GLOBAL 2-18          |
| MOVA                           |
| instruction 4-21               |
| MOVA*                          |
| instruction 4-6                |
| predication 4-20               |
| restriction                    |
| MOVA* instruction              |
| MRT                            |
| multiple clauses 2-10          |
| multiple render targets 2-2    |
| N                              |

| NOP instruction | 4-21  |
|-----------------|-------|
| normal export   | . 3-7 |

# 0

| odd                             |        |
|---------------------------------|--------|
| ALU execution pipeline          | . 2-18 |
| OP2 format                      |        |
| OP3 format                      |        |
| opcode                          | 3-2    |
| operand scalar                  | 4-8    |
| operation                       |        |
| constant-fetch                  | 5-2    |
| export                          | 3-10   |
| floating-point double-precision | 4-24   |
| square                          | 4-12   |
| optimize                        | 4-12   |
| optimize                        |        |
| detects processor               | 4-23   |
| square operations               | 4-12   |
| out-of-bounds addresses         | 4-6    |
| output modifier ALU             |        |
| output, index pairs             |        |
| output, predicate               | 4-21   |

# Ρ

| page                           |
|--------------------------------|
| locked                         |
| parallel atomic accumulation   |
| parallel atomic reductions     |
| parallel microarchitecture 1-1 |
| parameter                      |
| perform manipulations          |
| performance                    |
| boosting                       |
| increase with atomic reduction |
| permanently disable pixels     |
| per-pixel state                |
| pixel                          |
| condition test                 |
| invalid deactivated 3-12       |
| killed                         |
| permanently disable 3-12       |
| term                           |
| pixel masks 2-12               |
| pixel program                  |
| pixel quads                    |
| pixel shader                   |
| pixel shader (PS)              |
| pixel state                    |
| active                         |
| ELSE                           |
| inactive-branch                |
| inactive-branch                |
|                                |
|                                |
| JUMP 3-18                      |

| POP 3-18                            |
|-------------------------------------|
| PUSH 3-18                           |
| POP                                 |
| branch-loop instruction             |
| instruction                         |
| pixel state 3-18                    |
| PRED_SET* 3-6, 4-19                 |
| instruction restriction             |
| PRED_SET* instructions              |
| ALU clauses                         |
| predicate 2-10                      |
| counter                             |
| MOVA* instruction 4-20              |
| output 4-21                         |
| single 2-10                         |
| stack                               |
| texture instruction                 |
| predicate register 2-14             |
| previous vector (PV) 2-13, 4-2      |
| register 4-6                        |
| primitive strip                     |
| primitive term 2-8                  |
| private GPR 2-18                    |
| processor detects a dependency 4-23 |
| program execution order 2-4, 2-6    |
| programmer view dataflow 1-3        |
| PS 2-2, 3-7                         |
| PUSH                                |
| branch-loop instruction             |
| pixel state 3-18                    |
| PUSH*                               |
| instruction                         |
| PUSH_ELSE                           |
| branch-loop instruction             |
| PV 2-13, 4-2, 4-6                   |
| register 4-21                       |
| temporary                           |
|                                     |

# Q

| quad              |  |   |   |  |  |   |   |   |  |  |  |  |  |   | 5-2  |
|-------------------|--|---|---|--|--|---|---|---|--|--|--|--|--|---|------|
| term              |  |   |   |  |  |   |   |   |  |  |  |  |  |   | 2-8  |
| quad - definition |  | • | • |  |  | • | • | • |  |  |  |  |  | 1 | 3-11 |

# R

| read                                    |   |
|-----------------------------------------|---|
| memory burst 6-2                        | ) |
| read cached 6-2                         | ) |
| read data thread 3-9, 3-10              | ) |
| read port                               |   |
| constant register restriction 4-10      | ) |
| GPR restriction 4-10                    | ) |
| read uncached 6-2                       | ) |
| reduction instruction restrictions 4-19 | ) |

| register                       |       |
|--------------------------------|-------|
| destination                    | 4-21  |
| global persistent              | 2-18  |
| previous vector                | 4-6   |
| PV                             |       |
| reserved for global usage      |       |
| temporary                      |       |
| PV                             | 4-13  |
| registers                      |       |
| clause temp                    | 2-18  |
| general pool                   | 2-16  |
| types of shared                | 2-16  |
| wavefront private              | 2-16  |
| repeat loop 3-1,               | 3-20  |
| reserve                        |       |
| constant file read             | 4-14  |
| GPR read                       | 4-13  |
| RESOURCE_ID                    | 5-1   |
| restriction                    |       |
| constant register read port    | 4-10  |
| cycle                          | 4-13  |
| ALU.[X,Y,Z,W]                  | 4-11  |
| GPR read port                  | 4-10  |
| KILL instruction               | 4-19  |
| literal constant               | 4-11  |
| -                              | 4-19  |
| PRED_SET* instruction          | 4-19  |
| restrictions alignment         |       |
| clause-initiation instructions | 3-5   |
| RETURN                         |       |
| branch-loop instruction        |       |
| instruction                    |       |
| subroutine instruction         | 3-20  |
| RETURN_FS                      |       |
| branch-loop instruction        |       |
| ring buffer 3-8                | , 3-9 |
|                                |       |

# S

| SAMPLER_ID                  |
|-----------------------------|
| scalar operand 4-8          |
| scatter - writes 3-8        |
| scratch buffer 3-7, 3-9     |
| shared registers            |
| maximum number 2-16         |
| types 2-16                  |
| single predicate 2-10       |
| slot 4-3                    |
| Т 4-7                       |
| term                        |
| source address 4-9          |
| source elements swizzle 5-1 |
| source operand 2-1          |
| ALU_SRC_LITERAL 4-3         |
|                             |

| specified address jump 3-2  | 2 |
|-----------------------------|---|
| squaring operations         | 2 |
| SRC* ELEM field 4-5         |   |
| src.X 4-4                   | 4 |
| SRC_REL 5-                  |   |
| stack 2-12, 3-              |   |
| allocation 3-14             |   |
| predicate 2-10              |   |
| stack entry subentries      |   |
| stack operations            |   |
| CF instruction set 3-18     | В |
| state register 2-1          |   |
| statically-indexed          |   |
| constant access 4-6         | В |
| stream buffer               | 9 |
| subentries - stack entry    |   |
| subroutine                  |   |
| CAL instruction 3-20        | C |
| control-flow instructions   | 1 |
| RETURN instruction 3-20     | C |
| subroutine calls            |   |
| conditional execution       | 5 |
| subsequent instructions     | 1 |
| swizzle                     | 2 |
| across GPR address 4-2      | 2 |
| arbitrary 3-8, 3-9, 4-7     | 7 |
| bank 4-12, 4-13             |   |
| constant vector-element 4-2 |   |
| source elements 5-7         |   |
|                             |   |
| Т                           |   |

| T slot                                          |
|-------------------------------------------------|
| TC control-flow instruction 3-6                 |
| temp shared registers<br>global and clause 2-18 |
| temporary register                              |
| PV 4-13                                         |
| terms                                           |
| ALU instruction group 2-8                       |
| clauses 2-8                                     |
| export                                          |
| fetch                                           |
| fragment 2-8                                    |
| instruction-related 2-7                         |
| instructions 2-7                                |
| literal constant                                |
| microcode format 2-7                            |
| pixel                                           |
| primitive                                       |
| ,<br>quad 2-8                                   |
| slot                                            |
| vertex                                          |
| texel                                           |

| texture instruction predicate<br>texture resources<br>texture samplers | 2-15  |
|------------------------------------------------------------------------|-------|
| texture-fetch<br>microcode format<br>texture-fetch clause              | . 5-1 |
| execution                                                              |       |
| thread                                                                 |       |
| common memory buffer sharing 3-8,                                      |       |
| memory hierarchy                                                       |       |
| read data 3-9,                                                         | 3-10  |
| threads                                                                |       |
| of execution                                                           |       |
| sharing data                                                           | 2-15  |
| trip count                                                             | 8-30  |
| two source operands instruction                                        | 4-21  |
| types                                                                  |       |
| clause-initiation instructions                                         | . 3-5 |
| clauses                                                                |       |
| of instructions                                                        |       |
|                                                                        |       |
| U                                                                      |       |
| uncached read                                                          | . 6-2 |
| unordered access views                                                 |       |
|                                                                        | . – – |
| V                                                                      |       |
| valid mask 2-12, 2-14,                                                 | 3-10  |
| cleared                                                                | 3-11  |
| valid pixel mode                                                       | 3-12  |
| VALID PIXEL MODE 3-5, 3-11,                                            | 3-12  |
| condition test.                                                        |       |

# VS ..... 2-1 vertex shader ..... 3-7 W

| waterfall            | 3-xii, 2-13        |
|----------------------|--------------------|
| wavefront            |                    |
| private registers    | <mark>2-1</mark> 6 |
| whole quad mode      | 3-11               |
| WHOLE_QUAD_MODE 3-5, | 3-11, 5-2          |
| condition test       | 3-13               |
| write export         | 3-9                |
| writes scatter       | <mark>3-8</mark>   |

vector-element constant swizzles ..... 4-2 vertex geometry translator ..... 2-3, 2-5 vertex program ..... 2-1 vertex shader ..... 2-1 vertex shader (VS) ..... 3-7 VGT..... 2-3, 2-5