## intel.

### Intel<sup>®</sup> UHD Graphics Open Source

**Programmer's Reference Manual** 

## For the 2020 Intel Core<sup>™</sup> Processors with Intel Hybrid Technology based on the "Lakefield" Platform

Volume 14: Workarounds

April 2021, Revision 1.0

# intel.

#### **Notices and Disclaimers**

Intel technologies may require enabled hardware, software or service activation.

No product or component can be absolutely secure.

Code names are used by Intel to identify products, technologies, or services that are in development and not publicly available. These are not "commercial" names and not intended to function as trademarks.

Customer is responsible for safety of the overall system, including compliance with applicable safetyrelated requirements or standards.

No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document.

The products described may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claim thereafter drafted which includes subject matter disclosed herein.

Intel disclaims all express and implied warranties, including without limitation, the implied warranties of merchantability, fitness for a particular purpose, and non-infringement, as well as any warranty arising from course of performance, course of dealing, or usage in trade.

Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined". Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The information here is subject to change without notice. Do not finalize a design with this information.

© Intel Corporation. Intel, the Intel logo, and other Intel marks are trademarks of Intel Corporation or its subsidiaries. Other names and brands may be claimed as the property of others.

## intel.

#### **Table of Contents**



#### Workarounds

| impact      | title                                                                                                                         | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                         |                         | sku_impact     |                                  |
|-------------|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|----------------|----------------------------------|
| hang        | FC Blitter cannot handle a blit<br>whose y-height%4 == 3 and<br>y-height <= 8.                                                | Issue: FC Blitter cannot handle a blit whose y-<br>height%4 == 3 and y-height <= 8. This causes a<br>system hang. WA: These blits must be detected<br>and sent to the legacy blitter engine, not the fast<br>copy engine.                                                                                                                                                                                                                                                                                                                                                    | <mark>sku</mark><br>ALL | stepping_impacted       | stepping_fixed | wa_status<br>driver_permanent_wa |
|             | Message Channel: MCR unit<br>allows read to go to disabled<br>banks during a multicast<br>request by CS to L3                 | Issue: In the case of a configuration where L3<br>banks are disabled, reads to L3 bank registers<br>may return zeros instead of the value of the<br>register. The HW does not direct the read based<br>on the banks being disabled. WA: SW must<br>maintain a copy externally to track the value in<br>the case a read/modify write is needed.                                                                                                                                                                                                                               | sku<br>ALL              | stepping_impacted<br>a0 | stepping_fixed | wa_status<br>driver_permanent_wa |
| hang        | Command Streamer not<br>sending flush to VF and SVG<br>after Fence during PipeControl<br>sequence of commands<br>causing hang | Issue: CS Rtl not sending flush to VF and SVG<br>after Fence during PC sequence of commands<br>causing hang at ffclt WA: In set shader mode<br>3DSTATE_CONSTANT_* needs to be programmed<br>before BTP_* At CS RTL boundary, this is the<br>order of commands 1. Constant cycle on MCR 2.<br>Fence command 3. BTP on MCR At SVG RTL<br>boundary, this is the order of commands seen<br>because of MCR delay 1. Fence 2. Constant Cycle<br>on MCR 3. BTP on MCR At fence, although fence<br>is a non pipeline state, CS is optimizing the flush<br>and NOT sending the flush. | sku<br>ALL              | stepping_impacted<br>a0 | stepping_fixed | wa_status<br>driver_permanent_wa |
| performance | HW default value for L3 bank<br>hashing is not optimal for<br>performance                                                     | Issue: Register B004 bit[6:0] is used for HASH<br>Control for Address Bit Exclusion, the default<br>value causes reduced performance. WA: Software<br>should program to b'0000001. Issue: Register<br>B404 bit[11:5] are Bank Hash Address Exclude<br>Bits, the default value causes reduced<br>performance. WA: Software should program to<br>b'0000001.                                                                                                                                                                                                                    | <mark>sku</mark><br>ALL | stepping_impacted<br>a0 | stepping_fixed | wa_status<br>driver_permanent_wa |



| impact | title                                                                                                                   | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                           | sku_impact     |                                  |
|--------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------|----------------------------------|
|        | Issue with FBC Modify/Clear<br>message generated with color<br>cached in L3 (tile cache or data<br>cache) in PTBR mode. | Workaround for Blitter Engine: "Blitter Tracking<br>with Nuke" is the only FBC functional mode<br>supported by blitter engine. SW must always<br>program the "PPGTT Render Target Base Address<br>Valid for FBC" to value '0' in BCS_ECOSKPD<br>register. This would disable blitter engine from<br>generating modify messages to FBC unit in<br>display. If using Front Buffer rendering via BLT<br>and display FBC compression feature is enabled,<br>software must follow the BLT command that<br>target the front buffer with the following: • Flush<br>• LRI to 0x50380 with data 0x0000_0004 (This<br>causes FBC to recompress the entire buffer after<br>BLT operation). Workaround for Render Engine:<br>"Render Tracking with Nuke" is the only FBC<br>functional mode supported by render engine. SW<br>must always program the<br>FBC_RT_BASE_ADDR_REGISTER_* register in<br>Render Engine to a reserved value (0xFFFF_FFF)<br>such that the programmed value doesn't match<br>the render target surface address programmed.<br>This would disable render engine from<br>generating modify messages to FBC unit in<br>display. Refer "Frame Buffer Compression"<br>section for more details related to FBC<br>functionality and programming. |                           | stepping_fixed | wa_status<br>driver_permanent_wa |
| hang   | OVR Issue if pocs_ovr_restart is<br>asserted within 256 clks after<br>the ctx restore is done                           | OVR Issue if pocs_ovr_restart is asserted within<br>256 clks after the ctx restore is done. WA: The<br>WA could be to do a page pool size mmio write<br>with a value of 0 followed by 256 noops before<br>any page pool restart.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | skustepping_impactedALLa0 | stepping_fixed | wa_status<br>driver_permanent_wa |
|        | VFURB dropping data in some<br>scenarios involving *_256<br>/*_64 format                                                | WA Name: WaNo256BitVFCompPacking Issue:<br>Component packing of vertex elements<br>associated with 256-bit surface formats is not<br>supported due to a HW bug. WA: All components<br>of vertex elements associated with 256-bit<br>surface formats MUST be enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | skustepping_impactedALLa0 | stepping_fixed | wa_status<br>driver_permanent_wa |



| impact          | title                                                                                                                                              | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | sku_impact                                                                                                      |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
|                 | Back-to-back send messages<br>from threads on an EU where<br>one of the requests is atomic<br>cycle can result in cycles<br>getting lost/corrupted | WaAtomicDisable Issue: Setting Atomic Control<br>on SEND instruction does not guarantee back-to-<br>back SEND messages. WA: Disable Pick 2nd EU<br>optimization when using Atomic Control on<br>SEND instruction (E48C[7]).                                                                                                                                                                                                                                                                                                                                                                           | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                             |
| data_corruption | 3DSTATE_3D_MODE is not<br>implementing modify enables<br>correctly                                                                                 | Issue: 3DSTATE_3D_MODE has 16 of mask(modify<br>enable bits) and 16 data bits. The behavior was<br>expected to be the same as MMIO, when the<br>mask bit is set, then the corresponding data bit<br>could be updated. TDL and CPSS both<br>implemented it such that the value is a '1' when<br>both the mask bit and the data bit is set. This<br>means that SW cannot update a bit without<br>doing a read/write/modify. WA: Driver must<br>always program bits 31:16 of DW1 a value of<br>0xFFFF. This means if it is only updating 1 field, it<br>must update all the fields to the correct value. | sku       stepping_impacted       stepping_fixed       wa_status         ALL       a0       driver_permanent_wa |
|                 | PreemptToldle being reported<br>with ActiveToldle bit set in<br>CSB                                                                                | Issue: PreemptToldle being reported with<br>ActiveToldle bit set in CSB WA: SW can ignore<br>ActiveToldle bit when PreemptToldle is indicated.                                                                                                                                                                                                                                                                                                                                                                                                                                                        | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                             |
|                 | Input Coverage = INNER is<br>incorrectly ANDing sample<br>masks                                                                                    | Issue: While designing CPS and depth coverage<br>mode for input coverage for conservative<br>rasterization implementation changed. Especially<br>input coverage mode = INNER started ANDing<br>sample mask to convservative rast mask. This<br>results in the mis-match wrt to the spec. WA:<br>Have PS compiler logically OR input coverage<br>mask to infer if a pixel is fully covered when<br>INPUT_COVERAGE_MASK_MODE = INNER                                                                                                                                                                    | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                             |
|                 | 3D TYF surface corruption in<br>MIP tail LODs because of X-<br>adjacent RCC cacheline<br>composition                                               | RCC cacheline is composed of X-adjacent 64B<br>fragments instead of memory adjacent. This<br>causes a single 128B cacheline to straddle<br>multiple LODs inside the Tile-YF MIPtail for 3D<br>surfaces (beyond a certain slot number), leading<br>to corruption when CCS is enabled for these<br>LODs and RT is later bound as texture. WA: If<br>RENDER_SURFACE_STATE.Surface Type = 3D and<br>RENDER_SURFACE_STATE.Auxiliary Surface Mode                                                                                                                                                           | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                             |



| impact | title                                                                                                                                | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | sku_impact                                                            |
|--------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
|        |                                                                                                                                      | != AUX_NONE and<br>RENDER_SURFACE_STATE.Tiled ResourceMode is<br>Tile-YF or Tile-YS, Set the value of<br>RENDER_SURFACE_STATE.Mip Tail Start LOD to a<br>mip that larger than those present in the surface<br>(i.e. 15)                                                                                                                                                                                                                                                            |                                                                       |
|        | Incorrect plane CSC coefficients for sRGB to Bt2020                                                                                  | Issue: SDR planes PLANE_COLOR_CTL Plane CSC<br>Mode 100b, RGB709 to RGB2020, uses<br>hardcoded R-Y coefficient of 0.75 instead of<br>0.625, resulting in incorrect BT2020 color<br>conversion. WA: Limit RGB709 to RGB2020<br>conversion to the HDR capable planes.                                                                                                                                                                                                                | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa   |
|        | Mid thread preemption hangs<br>with sends instruction                                                                                | Issue: Sends is having src1 dependency when it<br>hits context save. So EU goes into save with dst<br>and src0 overlapping GRF scoreboard of same<br>sends. The Scoreboard for these registers are set<br>when it restores. Src0 dependency is cleared with<br>sends 2nd pass but dst dependency is not<br>cleared. Sends creates a self-dependency<br>resulting in hang. WA: When src and dest overlap<br>in non-pagefault cases for sends instruction, we<br>must use NoPreempt. | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa   |
|        | GFXDRV: Hang in cs tsg and<br>eu with OCL workload<br>"test_ocl_3D<br>\half\test_half64.exe<br>vloada_half -w<br>CL_DEVICE_TYPE_GPU" | WA: In the kernel, introduce a dummy<br>dependency on read register after every 3 send<br>instructions. Example: sends null r10 r12 ExDesc<br>Desc sends null r14 r16 ExDesc Desc sends null<br>r18 r20 ExDesc Desc mov r12 r12 {NoMask} à<br>dummy dependency on previous send sends null<br>r22 r24 ExDesc Desc mov r16 r16 {NoMask} à<br>dummy dependency on previous send                                                                                                      | skustepping_impactedstepping_fixedwa_statusALLa0b0driver_temporary_wa |
|        | Clockgating Issue on EOT &<br>Barrier Ram Valid                                                                                      | Issue: Since EOT logic is not used in clock gating ,<br>the clock is gated off when EOT is not being<br>processed because of unavailability of credit from<br>TDC. This will result in barrier for that thread to<br>not get cleared in GW. When the same barrier is<br>programmed again, GW will go out of sync with<br>stale information in it's Ram and would result in<br>falsely clearing dependencies. This will result in a                                                 | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa   |



| impact          | title                                                                                                                                         | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | sku_impact                                                                                                      |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
|                 |                                                                                                                                               | hang. WA: Disable GWL clock gating. Set bit16 for register 0x9524 to 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                 |
|                 | Default value of the control bit<br>that controls the dropping out<br>put to the client Data return<br>from Bank is Incorrect.                | WA Name: WADisableBankHangMode The L3<br>error detection can be programmed to hang the<br>GPU on a non-recoverable error due to ECC. The<br>default value of the register currently enables the<br>hang mode which is not desirable. So, a register<br>programming is necessary to disable the hang<br>mode. Kernel driver • Program 0x7034[9] to 'b1<br>This can be done in the "golden context" image<br>for OS's that use such a construct or<br>programmed into the context image by the<br>kernel driver on a per-context basis at context<br>create time. | sku       stepping_impacted       stepping_fixed       wa_status         ALL       a0       driver_permanent_wa |
| data_corruption | LKF GPGPU Preemption:<br>Predicate_barrier_value<br>mismatch                                                                                  | Predicate barrier - it won't be used by software                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                             |
|                 | POSH/PTBR workloads can<br>hang if varying tile counts<br>within a tile pass and<br>preemption happens                                        | WA Name: PoshPreemptionTilePassInfoCmd WA:<br>Always program the same "Tile Count" value in<br>3DSTATE_PTBR_TILE_PASS_INFO with "End of Tile<br>Pass" as that was programmed in<br>3DSTATE_PTBR_TILE_PASS_INFO with "Start of<br>Tile Pass".                                                                                                                                                                                                                                                                                                                    | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                             |
|                 | Invalid occlusion query results<br>with "Pixel Shader Does not<br>write to RT" bit                                                            | When Pixel Shader Kills Pixel is set, SW must<br>perform a dummy render target write from the<br>shader and not set this bit, so that Occlusion<br>Query is correct.                                                                                                                                                                                                                                                                                                                                                                                            | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                             |
|                 | HS Hang & TDG mismatches<br>when dual_instance_enable is<br>zero AND HS is handle limited.                                                    | WA Name: WAHSMaxthread Issue: Hang occurs<br>when the number of max threads is less than 2<br>times the number of instance count. WA: The<br>number of max threads must be more than 2<br>times the number of instance count.                                                                                                                                                                                                                                                                                                                                   | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                             |
| hang            | OVR Issue where initialize that<br>follows the restart is not<br>deferred causing an invalid<br>page to be allotted for storing<br>the tokens | OVR Issue if pocs_ovr_restart is asserted within<br>256 clks after the ctx restore is done. WA: The<br>WA could be to do a page pool size mmio write<br>with a value of 0 followed by 256 noops before<br>any page pool restart.                                                                                                                                                                                                                                                                                                                                | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                             |



| impact | title                                                         | bspec_wa_details                                                                                                                                                                                                                                                                 | sku_impact                                                          |
|--------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|
|        | Sampler register bit 0xe190[0]<br>to disable DFR doesn't work | Issue: There are two registers that were<br>implemented to allow SW to inhibit/disable                                                                                                                                                                                           | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa |
|        | properly                                                      | Sampler DFR feature - E190[0] and 9550[9]. Of<br>these (E190[0]) does not work properly and, if set<br>(==1), can cause hangs. WA: If SW needs to<br>disable it for any reason, SW should use 9550[9].<br>SW should always leave E190[0] at it HW default<br>(==0, DFR enabled). |                                                                     |
| hang   | EU hang with Timespy(DX12)<br>workload                        | Issue: When a thread is using CE register for reading Mask value and other thread overwrites                                                                                                                                                                                     | sku stepping_impacted stepping_fixed wa_status                      |
|        |                                                               | it, it results in reading of wrong mask value. WA:<br>Do not use the CE register. Driver is able to add a<br>couple extra instructions to work around it.                                                                                                                        | ALL a0 driver_permanent_wa                                          |
|        | GPU hangs on one of tessellation vkcts tests with DS          | WA: The send cycle, which is a urb write with and eot must be 4 phases long.                                                                                                                                                                                                     | sku stepping_impacted stepping_fixed wa_status                      |
|        | not done.                                                     | eot must be 4 phases long.                                                                                                                                                                                                                                                       | ALL a0 driver_permanent_wa                                          |
| hang   | GAM TLBPend Internal Error seen - results in hang for         | TLB miss allocation perf fix is incorrectly detecting TLB hits as Hit on Miss for a corner                                                                                                                                                                                       | sku stepping_impacted stepping_fixed wa_status                      |
|        | workloads on GT                                               | case, eventually leading to a HANG.<br>Recommendation: Disable the TLB miss allocate<br>stall Perf fix by setting this config bit 0x4AB8[31]<br>to 1.                                                                                                                            | ALL a0 driver_permanent_wa                                          |
|        | Hang can occur when POSH is enabled if RCS/POCS               | Below two workaround's to be Implemented by UMD and KMD respectively: 1. WorkAround                                                                                                                                                                                              | sku stepping_impacted stepping_fixed wa_status                      |
|        | concurrently send certain<br>cycles                           | UMD: WaExplictTdllNPStateAck: SW must program the following                                                                                                                                                                                                                      | ALL a0 driver_permanent_wa                                          |
|        |                                                               | MI_LOAD_REGISTER_IMMEDIATE (LRI ) sequence<br>after every "STATE_BASE_ADDRESS" command                                                                                                                                                                                           |                                                                     |
|        |                                                               | programmed in POSH_START batch buffer. LRI ::<br>MMIO ADD:E700h, DATA: 0x0 < <address e700h<="" td=""><td></td></address>                                                                                                                                                        |                                                                     |
|        |                                                               | is assumed to be non existing register and hence<br>write to this must not cause any side effect. This                                                                                                                                                                           |                                                                     |
|        |                                                               | to flush the Message Channel Path from POCS to                                                                                                                                                                                                                                   |                                                                     |
|        |                                                               | TDL, ensures NP state to TDL>> LRI :: MMIO<br>ADD: 180F0h, DATA: F000_0000 << Clears dirty                                                                                                                                                                                       |                                                                     |
|        |                                                               | flag in POCS (TDL03), hence POCS will not                                                                                                                                                                                                                                        |                                                                     |
|        |                                                               | generate any more implied NP state ack on<br>3DPRIMTIVE or stalling flushes >> LRI :: MMIO                                                                                                                                                                                       |                                                                     |



| impact          | title                                                                                                                                                                                                                                                                                            | hspec we details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | sku impact                                                                                                                             |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| impact          | title                                                                                                                                                                                                                                                                                            | bspec_wa_details<br>ADD: 180F8h, DATA: F000_0000 << Clears dirty<br>flag in POCS (TDL47), hence POCS will not<br>generate any more implied NP state ack on<br>3DPRIMTIVE or stalling flushes >> Register<br>0x180F0 must be whitelisted by SW. 2. Work<br>Around KMD Add the below sequence as part of<br>the POSH Enabled Per Context WA BB. LRI ::<br>MMIO ADD:E700h, DATA: 0x0 << Address E700h<br>is assumed to be non-existing register and hence<br>write to this must not cause any side effect. This<br>to flush the Message Channel Path from POCS to<br>TDL, ensures NP state to TDL>> LRI :: MMIO<br>ADD: 180F0h, DATA: F000_0000 << Clears dirty<br>flag in POCS (TDL03), hence POCS will not<br>generate any more implied NP state ack on<br>3DPRIMTIVE or stalling flushes >> LRI :: MMIO<br>ADD: 180F8h, DATA: F000_0000 << Clears dirty<br>flag in POCS (TDL47), hence POCS will not<br>generate any more implied NP state ack on | sku_impact                                                                                                                             |
|                 | PSD clock gating causes WM<br>flush done pulse to stay high                                                                                                                                                                                                                                      | 3DPRIMTIVE or stalling flushes >><br>Disable PSD clock gating (0x94e4[5]=1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | sku     stepping_impacted     stepping_fixed     wa_status                                                                             |
| data_corruption | Concurrent accesses to<br>different portions of 128B<br>"cacheline" of a 1D/linear<br>mipmapped surface in RCC<br>from multiple color pipes via<br>different surface bpp<br>descriptions can result in data<br>corruption due to missing<br>indication of shared state to<br>CC in case of evict | Issue: For 1D/linear mip-mapped surfaces, each<br>MIP must be accessed with the same pixel/texel<br>format i.e. re-description of the sub-resource is<br>not allowed. WA: SW should disable format re-<br>description (optimization) for 1D or linear<br>resource copied. Driver W/A (Windows) Tested.<br>No perf impact.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ALL a0       driver_permanent_wa         sku stepping_impacted stepping_fixed       wa_status         ALL a0       driver_permanent_wa |
|                 | GT Hang can occur in<br>Subslices PSD when using<br>PTBR due to cycles getting lost<br>due to missing back pressure<br>when fifo full between<br>hardware units                                                                                                                                  | Issue: Normal MSC allocations are followed by a<br>stream of back to back tile markers. MSC stalls<br>further allocations (the interface that also<br>includes tile markers) due to pending read<br>returns from memory. Tile markers and flushes<br>are pushed into an 8-deep FIFO in DAPRSS.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                                                    |



| impact | title                                                                                                                                       | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | sku_impact                                                                                                      |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
|        |                                                                                                                                             | These are pulse interfaces from PSD->DAPRSS,<br>so there is no backpressure. Due to backpressure<br>from upstream, the FIFO in DAPRSS becomes full.<br>Writes to the FIFO are qualified with fifo_full, so<br>all subsequent tile markers and a flush from PSD<br>are silently dropped. The drop of the flush leads<br>to a hang. WA: Disable color discard mechanism<br>for PTBR by programming 0x5580[15]=0 before<br>any tile pass.                                                                                                                                                                                                           |                                                                                                                 |
| hang   | Hang can occur in OSB unit<br>(hull shader related) due clock<br>gating issue in certain corner<br>cases                                    | Issue: This is a clock gating issue in OSB (hull<br>shader related) which causes a hang. WA: Disable<br>the hsunit clock gating. Offset 9434 bit 8.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                             |
|        | PTBR: Hang can occur in OVR<br>context sort flush if >128 tiles<br>are used                                                                 | Issue: If there are 128 tiles in over context sort<br>flush, the ovr counter never goes to 128 causing<br>ovr to do context sort flush forever. WA: In PTBR<br>mode a max of 127 tiles can be used.                                                                                                                                                                                                                                                                                                                                                                                                                                              | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                             |
|        | Media compression issue:<br>Issue during Macroblock<br>processing during error<br>concealment can result in<br>page faults/engine soft hang | For all scenarios, use the first valid reference (or<br>the closest reference if POC is available to detect)<br>from reference list if available to fill all unused<br>reference frame address regardless coding type<br>(I, P or B) to prevent potential page fault. If valid<br>reference is not available from reference list, use<br>output surface for dummy reference as below:<br>Dx12: disable MMCD, use output for reference,<br>no intermediate buffer allocation needed.<br>Dx11/Dx9/VAAPI: check output, if MMCD is<br>enabled, make an intermediate allocation as<br>dummy reference, otherwise use output, no extra<br>allocation. | sku       stepping_impacted       stepping_fixed       wa_status         ALL       a0       driver_permanent_wa |
|        | TDL unit incorrectly processes<br>Sampler State Prefetch<br>address shift in SARB for 16:6<br>& 18:8 modes                                  | Issue: Incorrect TDL's SSP address shift in SARB<br>for 16:6 & 18:8 modes. WA: Disable the Sampler<br>state prefetch functionality in the SARB by<br>programming 0xB000[30] to '1'. This is to be<br>done at boot time and the feature must remain<br>disabled permanently.                                                                                                                                                                                                                                                                                                                                                                      | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                             |



| impact          | title                                                                                                                                   | bspec_wa_details                                                                                                                                                                                                                                                                                                                         | sku_impact                                                            |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| data_corruption | 3DSTATE_SAMPLE_PATTERN is<br>not restored as part of POCS<br>CTXT Restore                                                               | DisableSmallTriangleCulling for MSRT in<br>PositionCS: Register bit "Disable Small Triangle<br>Culling for MSRT" (0x18088[3]) in POCS must be<br>always set.                                                                                                                                                                             | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa   |
| data_corruption | OVR causes a Page fault when<br>running out of free pages in<br>PTBR PAGE POOL                                                          | The driver has to map 1 page of dummy resource<br>to address PTBR_PAGE_POOL_BASE_ADDRESS +<br>(0xFFFF * 4KB).                                                                                                                                                                                                                            | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa   |
|                 | 3D mid-object preemption<br>with instancing can result in<br>incorrect handling of<br>Instanceld on resubmission,<br>resulting in hang. | Put the Instance ID enabled element at the last of a vertex.                                                                                                                                                                                                                                                                             | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa   |
|                 | clk gating bug in VS unit can<br>cause UAV counters for HS,<br>GS, TDS to result in hang                                                | WA: Disable the vsunit clock gating. Offset 9434 bit 3.                                                                                                                                                                                                                                                                                  | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa   |
| hang            | VF Bank Collision Bug with<br>POSH + instancing - can result<br>in hang in VF                                                           | WA: Send 2 dummy 3DSTATE_VERTEX_ELEMENT<br>in RCS whenever<br>3DSTATE_VF_INSTANCING[i].InstancingEnable =<br>true for any element and the 3dprimitive is a<br>posh enabled draw. Also, we need to disable<br>POSH for the draws which has more than 30<br>elements since we won't be able to add these 2<br>dummy elements in that case. | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa   |
| data_corruption | Underrun when FBC is<br>compressing with odd plane<br>size and first segment is only 3<br>lines                                         | FBC causes screen corruption when plane size is<br>odd for vertical and horizontal. Set 0x43224 bit<br>14 to 1 before enabling FBC. It is okay to leave it<br>set when FBC is disabled.                                                                                                                                                  | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa   |
|                 | Corruption seen for some<br>tesselation workloads when<br>TEDOP clk gating enabled                                                      | Issue: Corruption seen on floor around frame 600<br>to 650for some tesselation workloads when<br>TEDOP clk gating enabled. WA : mmio_write<br>offset 20a0 value 00080000                                                                                                                                                                 | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa   |
|                 | Depth buffer corruption when<br>state cache invalidate is<br>triggered from POCS                                                        | 1) Insert PIPE_CONTROL with CS_stall prior to any<br>PIPE_CONTROL with Read Only State Invalidate if<br>engine is still active 2) Workaround Below. Note<br>that the WA can be changed such that RCS can<br>invalidate when POCS is active. enum ePipeSync {<br>eBusy = 0, eldle = 1, eNeedsSync = 2 };                                  | skustepping_impactedstepping_fixedwa_statusALLa0c0driver_permanent_wa |



| impact | title | bspec_wa_details                                                 | sku_impact |
|--------|-------|------------------------------------------------------------------|------------|
|        |       | ePipeSync poshStatus, rcsStatus; The POCS and                    |            |
|        |       | RCS command buffers write to their semaphore                     |            |
|        |       | location to indicate their status to the other                   |            |
|        |       | pipeline. The Idle is updated after any                          |            |
|        |       | PipeControl with CS Stall as a Post-Sync                         |            |
|        |       | operation, the Busy is written before any                        |            |
|        |       | following commands (state or rendering) – but                    |            |
|        |       | must check whether the other pipeline needs a                    |            |
|        |       | sync first. i.e. // Do not start state or rendering              |            |
|        |       | operations while the other pipeline is invalidating              |            |
|        |       | caches Mutex { SemaphoreWait(OtherPipeline <                     |            |
|        |       | eNeedsSync); // Lock out the other pipeline from                 |            |
|        |       | invalidating caches StoreDataImmediate(eBusy); }                 |            |
|        |       | // State and rendering commands // When the                      |            |
|        |       | pipeline goes idle PipeControl(CSStall, PostSync                 |            |
|        |       | Write eldle); // Pipeline is idle – allow the other              |            |
|        |       | pipeline to do any required cache invalidates                    |            |
|        |       | When an SBA (or Cache Invalidate is needed), the                 |            |
|        |       | following commands are inserted. // Flush this                   |            |
|        |       | pipeline, in case both pipelines need to                         |            |
|        |       | synchronize PipeControl(CSStall, PostSync Write                  |            |
|        |       | eldle); // (this might not be needed) // Request                 |            |
|        |       | the other pipeline waits Mutex {                                 |            |
|        |       | PipeControl(CSStall, Post Sync Write                             |            |
|        |       | eNeedsSync);                                                     |            |
|        |       | acknowledges that it has halted.                                 |            |
|        |       | SemaphoreWait(OtherPipeline > = eldle); SBA or                   |            |
|        |       | PipeControl with Cache Invalidate // Remove the                  |            |
|        |       | request for the other pipeline to wait                           |            |
|        |       | StoreDataImmediate(eldle); option use                            |            |
|        |       | PipeControl(CSStall, PostSyncWrite eldle); instead               |            |
|        |       | <ul> <li>but shouldn't be needed This approach allows</li> </ul> |            |
|        |       | both pipelines to invalidate the caches at the                   |            |
|        |       | same time, so avoids the deadlock scenario. It                   |            |
|        |       | assumes that we will eventually be doing a                       |            |
|        |       | CSStall to inject the idle signal, but it can also be            |            |
|        |       | injected occasionally (using a predicate as                      |            |
|        |       | follows) in the middle of rendering operations if                |            |
|        |       | we do not have sufficient naturally occurring                    |            |

|--|

| impact | title                         | bspec_wa_details                                             |                       | sku_impact     |                     |
|--------|-------------------------------|--------------------------------------------------------------|-----------------------|----------------|---------------------|
|        |                               | pipeline flushes. Provided there are enough                  |                       |                |                     |
|        |                               | opportunities for the pipeline to complete the               |                       |                |                     |
|        |                               | handshake without fully draining, we should                  |                       |                |                     |
|        |                               | avoid the cold restart costs. Potential                      |                       |                |                     |
|        |                               | performance enhancement (if needed) – however                |                       |                |                     |
|        |                               | ending the Tile Pass requires a pipe flush as Tile           |                       |                |                     |
|        |                               | Pass Info is NP state. Predicate (if OtherPipeline           |                       |                |                     |
|        |                               | == eNeedsSync) // Use Predicated BBS to skip {               |                       |                |                     |
|        |                               | // Flush and indicate that this pipeline is idle             |                       |                |                     |
|        |                               | PipeControl(CSStall, PostSyncWrite eldle); Mutex {           |                       |                |                     |
|        |                               | // Wait for the other pipeline to complete its               |                       |                |                     |
|        |                               | operation SemaphoreWait(OtherPipeline, <                     |                       |                |                     |
|        |                               | eNeedsSync); // Resume operations                            |                       |                |                     |
|        |                               | StoreDataImmediate(eBusy);                                   |                       |                |                     |
|        |                               | any other semaphore, the pipeline must be                    |                       |                |                     |
|        |                               | flushed, and the state set to eldle. Mutex                   |                       |                |                     |
|        |                               | Option 1 (using MI_PREDICATE) A initialized to               |                       |                |                     |
|        |                               | the value 0 Start Mutex PREDICATE Never                      |                       |                |                     |
|        |                               | SEMA_WAIT (A == 0) ATOMIC Increment A, Read                  |                       |                |                     |
|        |                               | Return -> GPR4 REG2REG GPR4 -> Predicate                     |                       |                |                     |
|        |                               | result PREDICATE Clear (Pred Result[0] = 0)                  |                       |                |                     |
|        |                               | (values are 1 or 2) ATOMIC Decrement A BBS                   |                       |                |                     |
|        |                               | <start mutex=""> PREDICATE Never Got Mutex</start>           |                       |                |                     |
|        |                               | <block> End Mutex ATOMIC Decrement A</block>                 |                       |                |                     |
|        |                               | Mutex Option 2 (using Predicated Batch Buffers)              |                       |                |                     |
|        |                               | <= Preferred A initialized to the value 1 Start              |                       |                |                     |
|        |                               | Mutex PREDICATE Never SEMA_WAIT (A == 1)                     |                       |                |                     |
|        |                               | ATOMIC Increment A, Read Return -> GPR4                      |                       |                |                     |
|        |                               | REG2REG GPR4 -> PREDRESULT_1 BBS Predicate                   |                       |                |                     |
|        |                               | Enable (Got Mutex) ATOMIC Decrement A LRI                    |                       |                |                     |
|        |                               | PREDRESULT_1, 1 (for the benefit of GTX) BBS                 |                       |                |                     |
|        |                               | <start mutex=""> (Predicate Enable – for the benefit</start> |                       |                |                     |
|        |                               | of GTX) Got Mutex <block> End Mutex ATOMIC</block>           |                       |                |                     |
|        |                               | Decrement A                                                  |                       |                |                     |
| hang   | Hang seen in hull shader unit | resubmit 3D State HS for every draw call                     | sku stepping_impacted | stepping_fixed | wa status           |
|        | enabled on some workloads in  | containing Hull Shader.                                      | ALL a0                | 11 3_ 00       | driver_permanent_wa |
|        | boundary case                 |                                                              |                       |                | unver_permanent_wa  |
|        |                               |                                                              |                       |                |                     |



| impact                      | title                                                                                                                 | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                              | sku_impact                                                                                          |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
|                             | Corruption with FBC and plane<br>enable/disable                                                                       | Issue: Corruption with FBC around plane 1A<br>enabling. WA: In the Frame Buffer Compression<br>programming sequence "Display Plane Enabling<br>with FBC" add a wait for vblank between plane<br>enabling step 1 and FBC enabling step 2.                                                                                                                                                                      | sku     stepping_impacted     stepping_fixed     wa_status       ALL     a0     driver_permanent_wa |
| data_corruption,performance | Incorrect default power-on<br>GAPZ arbiter register value.                                                            | Register B004 bits [27:22] select the priority of<br>arbitration among RCZ, STC and HiZ in the GAPZ.<br>The priority requested by the Z team is RR(RCZ,<br>STC) < HiZ. However, the default value of this<br>register puts the priority scheme at RCA < STC <<br>HiZ which has been seen to reduce performance<br>in some cases. WA : During driver boot,<br>reprogram the value of this register to '11111b. | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                 |
|                             | Pause register is being set to<br>too small a value. It only<br>triggers for 1 clock, which is<br>under the MCP value | Pause Register decrements every 2 EU clocks, and<br>must be programmed with value greater than or<br>equal to 4.                                                                                                                                                                                                                                                                                              | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                 |
|                             | DARBFunit early clock gating leading to underrun                                                                      | Disable clock gating for DARBFunit. Set register<br>offset 0x46530 bit 27 (DARBF Gating Dis) to 1<br>before first enabling display planes or cursors<br>and keep set. No need to clear after disabling<br>planes                                                                                                                                                                                              | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                 |
| hang                        | Incorrect read back of<br>0xA0000-BFFFC                                                                               | Incorrect readback of VGA space. Read 0x403cc, ignoring the return data, when initializing display.                                                                                                                                                                                                                                                                                                           | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                 |
| data_corruption             | Display underrun when PM fill<br>is issued while an interrupt is<br>pending                                           | Set the register offset 0x46430 bit 22 to 1. This<br>prevents immediate NACK to the Fill PM request<br>while there is a pending interrupt (some other<br>cases where memory bring down is not allowed).<br>Display responds with a NACK after the buffers<br>are filled to top and pm_fill is de-asserted as<br>expected.                                                                                     | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                 |
| data_corruption             | TRTT Aliased Buffers Data<br>Mismatch - Possible race<br>condition between Mem Wr<br>and HDC Flush                    | A "HDC fence" message must be inserted before<br>the EoT of a compute, 3D or a pixel shader<br>thread, if there is any HDC memory write<br>requests from the thread. [L3 cache flush from<br>the fence message is NOT needed].                                                                                                                                                                                | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                 |



| impact          | title                                                                                                                                                                                                                    | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                          | sku_impact                                                                                          |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| data_corruption | Incorrect blue channel value<br>when sampling from<br>R32G32_FLOAT surface with<br>border texture addressing<br>mode                                                                                                     | Issue: When sampling from an R32G32_FLOAT<br>surface with border texture addressing mode,<br>there is an issue where the blue channel value is<br>missing. WA: Set the shader channel select to 1.0<br>(instead of 0) for the missing blue channel.                                                                                                                                                                                                       | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                 |
| hang            | Non privileged batch buffers<br>cannot use MI* register access<br>commands to read PS<br>Invocation Count and PS<br>Depth Count (required for<br>occlusion queries and pipeline<br>statistics)                           | WA: Driver should use RCS FORCE_TO_NONPRIV<br>mechanism grant read access to PS invocation<br>count and PS depth count register offsets.                                                                                                                                                                                                                                                                                                                  | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                 |
| performance     | Performance counting usage<br>requires write access from<br>non-privileged batch buffer to<br>certain OA registers; HW<br>default blocks such access<br>from non-priv batch                                              | Software must use the Force_To_Non_Priv<br>registers to enable Read/WRITE access to the<br>below register offsets RCS: OAPERF_A20 0x28A0<br>OAREPORTTRIG6 0x2754 POCS: OAPERF_A19<br>0x2898 OAREPORTTRIG6 0x2754                                                                                                                                                                                                                                          | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                 |
| performance     | Performance counting usage<br>requires write access from<br>non-privileged batch buffer to<br>OA registers 0x2898 and<br>0x28A0 from RCS/POCS<br>respectively; HW default<br>blocks such access from non-<br>priv batche | Kernel driver to add offset 0x2898 (OAPERF_A19)<br>to the list of "whitelisted" registers for W access<br>from RCS (via RCS Force_to_nonpriv register<br>programming). Kernel driver to add offset<br>0x28A0 (OAPERF_A20) to the list of "whitelisted"<br>registers for W access from POCS (via POCS<br>Force_to_nonpriv register programming).                                                                                                           | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                 |
|                 | HDMI symbol mismatch in hblank when pll=4                                                                                                                                                                                | WA: Do not enable HDMI with 10bpc and pixel repeat 4x.                                                                                                                                                                                                                                                                                                                                                                                                    | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                 |
| data_corruption | Pipe CSC registers are getting<br>disarmed on reads                                                                                                                                                                      | Pipe CSC register updates not taking effect as<br>expected. WA Sequence to arm/disarm Pipe CSC<br>registers: Step A: Wait for start of Vblank or safe<br>region before start of Vblank. Step B: Write the<br>CSC registers, CSC_COEFF*, CSC_PREOFF*, and<br>CSC_POSTOFF* with programming set A. Step C:<br>Arm the CSC registers by writing to CSC_MODE<br>register. Step D: Once the registers are armed, do<br>not read the CSC registers, CSC_COEFF*, | sku     stepping_impacted     stepping_fixed     wa_status       ALL     a0     driver_permanent_wa |



| impact          | title                                                                                                                                                                               | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | sku_impact                                                          |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|
|                 |                                                                                                                                                                                     | CSC_PREOFF*, CSC_POSTOFF* until after the next<br>start of Vblank, since reads at this point will<br>disarm the registers and set A programming<br>would not take effect. Step E: Wait for next start<br>of Vblank. Set A programming takes effect here if<br>no reads or writes have occurred since arming.<br>Step F: Reads of the CSC registers can occur here,<br>even though the registers are disarmed, Set A<br>programming is retained. Note: If the CSC<br>registers are not read back, then no adjustment<br>to programming is needed. If the CSC registers,<br>CSC_COEFF*, CSC_PREOFF*, CSC_POSTOFF* are<br>written to with new programming set B, between<br>step C. and step E, then set B will take effect on<br>step E Vblank. |                                                                     |
| data_corruption | Transcoder WD tail pointer<br>scan line count corrupted after<br>fault                                                                                                              | WA: On receiving a fault, turn WD transcoder off<br>and then back on again before starting another<br>capture.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa |
|                 | Use {NoPreempt} when r2 is<br>used as src0 of sends in<br>regular kernel.                                                                                                           | Use of {NoPremept} switch is required whenever<br>r2 is used as src0 for sends instruction. This is to<br>reserve use of r2 for SIP during context save and<br>restore.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa |
| other           | Draw with depth test<br>disable/stencil test enabled<br>and with pixel location outside<br>of bound stencil buffer but<br>within viewport leads to page<br>faults or incorrect data | If stencil test is enabled and depth test is not<br>enabled, ensure the clipping/draw rectangle<br>dimensions are clamped to the size of the stencil<br>buffer boundaries.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa |
| data_corruption | 3D Tiled-YF surface corruption<br>in MIP tail LODs because of X-<br>adjacent RCC cacheline<br>composition                                                                           | WaSetMipTailStartLODLargertoSurfaceLOD RCC<br>cacheline is composed of X-adjacent 64B<br>fragments instead of memory adjacent. This<br>causes a single 128B cacheline to straddle<br>multiple LODs inside the TYF MIPtail for 3D<br>surfaces (beyond a certain slot number), leading<br>to corruption when CCS is enabled for these<br>LODs and RT is later bound as texture. WA: If<br>RENDER_SURFACE_STATE.Surface Type = 3D and<br>RENDER_SURFACE_STATE.Auxiliary Surface Mode                                                                                                                                                                                                                                                             | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa |



| impact          | title                                                                               | bspec_wa_details                                                                                                                                                                                                             | sku_impact                              |                                  |
|-----------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------------------------|
|                 |                                                                                     | != AUX_NONE and<br>RENDER_SURFACE_STATE.Tiled ResourceMode is<br>TYF or TYS, Set the value of<br>RENDER_SURFACE_STATE.Mip Tail Start LOD to a<br>mip that larger than those present in the surface<br>(i.e. 15)              |                                         |                                  |
|                 | PCH display clock remains<br>active when it shouldn't;<br>impact to power and sleep | Display driver should set, and clear register offset<br>0xC2000 bit #7 as last step in programming<br>south display registers in preparation for entering                                                                    | skustepping_impactedstepping_fixedALLa0 | wa_status<br>driver_permanent_wa |
|                 | state residency                                                                     | Sour display registers in preparation for entering                                                                                                                                                                           |                                         |                                  |
| hang            | South display register access                                                       | Hang when south display registers are accessed                                                                                                                                                                               | sku stepping_impacted stepping_fixed    | wa_status                        |
|                 | hangs after FLR                                                                     | after Function Level Reset (FLR), which can be initiated through PCI config (VMM FLR) or                                                                                                                                     | ALL a0                                  | driver_permanent_wa              |
|                 |                                                                                     | through MMIO (driver FLR). Set GMBUS0 Pin Pair<br>Select to 1 at boot and each FLR exit. During<br>GMBUS transactions it can be changed to<br>different values, but return it to 1 after the<br>GMBUS transactions are done. |                                         |                                  |
|                 | dupunit not generating<br>line_pop indication for plane<br>with minimum size        | plane horizontal minimum size in PLANE_SIZE<br>register need to be increased according to the<br>following: 8bpp: 18 16bpp: 10<br>32bpp,yuv212,yuv216: 6 64bpp: 4 NV12: 20<br>P010,P012,P016: 12                             | skustepping_impactedstepping_fixedALLa0 | wa_status<br>driver_permanent_wa |
| data_corruption | DAPRSS Clamping NaN                                                                 | Errata: If Pre-Blend Source Only Clamp is enabled                                                                                                                                                                            | sku stepping_impacted stepping_fixed    | wa_status                        |
|                 | Inconsistently                                                                      | and Clamp Range is set to<br>COLORCLAMP_UNORM, hardware will not clamp<br>FLOAT render targets to 0.                                                                                                                         | ALL a0                                  | driver_permanent_wa              |
| other           | Mid-frame VTD Disable toggle<br>leading to underrun                                 | 5                                                                                                                                                                                                                            | sku stepping_impacted stepping_fixed    | wa_status                        |
|                 |                                                                                     |                                                                                                                                                                                                                              | ALL a0                                  | driver_permanent_wa              |
|                 |                                                                                     | setting.                                                                                                                                                                                                                     |                                         |                                  |
| hang,security   | 3DState programming on RCS while in PIPELINE_SELECT=                                | Kernel driver should disable FF DOP clk gating via masked write to 20EC[1] = 1.                                                                                                                                              | sku stepping_impacted stepping_fixed    | wa_status                        |
|                 | GPGPU mode can cause<br>system hang due to FFDOP<br>clock gating                    |                                                                                                                                                                                                                              | ALL a0                                  | driver_permanent_wa              |



| impact          | title                                                                                                                                                            | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | sku_impact                                                                                                      |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| hang            | PS Invocation Count and PS<br>Depth Count unavailable to<br>UMD                                                                                                  | SW Must Whitelist PS Invocation Count and PS<br>Depth Count by using the Force_To_Non_Priv<br>registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | skustepping_impactedstepping_fixedwa_statusALLb0driver_permanent_wa                                             |
| other           | Driver writes to SVL register<br>offsets sometimes don't work<br>correctly due to FFDOP clk<br>gating                                                            | Disable FF DOP clk gating when accessing<br>registers in SVL unit (range 0x7000-0x7FFC). This<br>could be done: EITHER on a per access basis -<br>save current 20EC[1] polarity, masked write<br>20EC[1]=1 to disable, write SVL register, masked<br>write to 20EC[1] to restore original polarity. OR<br>statically disable FFDOP clk gating all the time via<br>20EC[1]=1 or 9424[2]=0 from driver boot. FFDOP<br>is already being required to be applied all the<br>time as security workaround for another issue<br>(hard hang if non-priv BB sends 3D STATE<br>command while pipeline_select is in GPGPU<br>mode). As such, the simpler static w/a (option B,<br>specifically 20EC[1] version) is preferred for<br>simplicity/consistency. | sku       stepping_impacted       stepping_fixed       wa_status         ALL       a0       driver_permanent_wa |
|                 | Underrun can occur in certain cases when FBC is enabled                                                                                                          | For non-modulo 4 plane size(including plane size<br>+ yoffset), disable FBC when scanline is Vactive -<br>10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                             |
| data_corruption | Display underrun can occur on<br>cursor plane if WM0 is used<br>without WM1                                                                                      | Bug in the register unit which results in WM1<br>register used when only WM0 is enabled on<br>cursor. A similar bug was fixed in the planes in<br>11p5, but Cursor was missed. Software<br>workaround is when only WM0 enabled on<br>cursor, copy contents of CUR_WM_0[30:0]<br>(exclude the enable bit) into CUR_WM_1[30:0]                                                                                                                                                                                                                                                                                                                                                                                                                    | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                             |
| hang            | During MTP flow and when<br>Dispatch Pipeline is idle- Done<br>signal from TDC to TSG going<br>inactive after some extra<br>clocks than what TSG is<br>expecting | SKUs with number of EUs <=32 EU: Disable Mid-<br>Thread Pre-emption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                             |



| impact          | title                                                                                                    | bspec_wa_details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | sku_impact                                                                                                      |
|-----------------|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| security        | MI_FORCE_WAKEUP and<br>engine reset happen at almost<br>same time, then hang can<br>occur                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                             |
| hang            | [GTPM LP] Fixes for L3 not<br>working due to a hang in GFX<br>Flush                                      | Driver needs to program SCRATCH_LNCF2[22:20]<br>= "111" before start of the work load.                                                                                                                                                                                                                                                                                                                                                                                                                                                      | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                             |
| data_corruption | Diagonal error propagation for<br>vertical intra refresh on H264<br>VDEnc                                | Issue: For vertical intra refresh on H264 VDEnc,<br>there is an issue with error propagation in<br>diagonal direction when the block is predicted<br>from top-right. The issue still occurs when the<br>deblocking filter is disabled. WA: The solution is<br>to disable all prediction modes that uses<br>reference values from not refreshed area. Those<br>are modes 3,7 for 4x4 and modes 0, 2, 3, 4, 5, 7<br>for 8x8 (due to filtering). In the driver code it<br>looks like: AvcIntra4X4ModeMask = 0x88<br>AvcIntra8X8ModeMask = 0xBD | sku       stepping_impacted       stepping_fixed       wa_status         ALL       a0       driver_permanent_wa |
|                 | DPST IET data writes do not<br>trigger PSR exit due to lack of<br>write event indication to<br>DMUX      | Since the reason for image enhancement not<br>being applied is that the writes to the DPST<br>registers are not causing an exit from PSR. The<br>WA is to do a R/W to PAL_LGC_A_0: 0x4A000<br>after the Image Enhancement update. This will<br>trigger a PSR exit immediately.                                                                                                                                                                                                                                                              | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                             |
| hang            | FLR cycling test causes hang                                                                             | Intermittent graphics function level reset failures.<br>Set register 0xC2020 bit 15 to 1b in the display<br>initialization sequence before setting<br>NDE_RSTWRN_OPT RST PCH Handshake En to<br>1b.                                                                                                                                                                                                                                                                                                                                         | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                             |
| performance     | [RVP][20H1] Edp panel will<br>flicker when system idle at<br>desktop with specific<br>background picture | WA: The driver needs to program the FBC_STRIDE<br>(0x43228) and enable the override stride once.<br>The override stride should be programmed with :<br>Compressed buffer seg stride (in CLs) =<br>ceiling[(at least plane width in pixels * 4 * 4) / (64<br>* compression limit factor)] + 1 If the CFB size<br>computed by: CFB size (in bytes) = Compressed<br>buffer seg stride * Ceiling(MIN(FBC compressed<br>vertical limit/4, plane vertical source size/4)) * 64,                                                                   | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa                                             |



| impact | title                                                                                     | bspec_wa_details                                                                                                              | sku_impact                                                          |  |
|--------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--|
|        |                                                                                           | will not fit into the memory allocated to FBC,<br>then driver will need to use a more aggressive<br>compression limit factor. |                                                                     |  |
| hang   | [PO] 3 Strike on S4 cycles<br>open transaction to GFX<br>MMIO NDE_RSTWRN_OPT<br>(0x46408) | WA: System BIOS to program 0x10_1038[23:16]<br>(DG_CLKREQ_POLICY[CLKREQ_HYST_CNTR]) to<br>0x4 (default is 0).                 | skustepping_impactedstepping_fixedwa_statusALLa0driver_permanent_wa |  |